# HCTS373MS # Radiation Hardened Octal Transparent Latch, Three-State August 1995 #### Features - 3 Micron Radiation Hardened CMOS SOS - Total Dose 200K RAD (Si) - SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg - Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/Bit-Day (Typ) - Dose Rate Survivability: >1 x 10<sup>12</sup> RAD (Si)/s - Dose Rate Upset >10<sup>10</sup> RAD (Si)/s 20ns Pulse - Latch-Up Free Under Any Conditions - Fanout (Over Temperature Range) - Bus Driver Outputs 15 LSTTL Loads - Military Temperature Range: -55°C to +125°C - Significant Power Reduction Compared to LSTTL ICs - DC Operating Voltage Range: 4.5V to 5.5V - LSTTL Input Compatibility - VIL = 0.8V Max - VIH = VCC/2 Min - Input Current Levels Ii $\leq 5\mu A$ at VOL, VOH ### Description The Intersil HCTS373MS is a Radiation Hardened octal transparent three-state latch with an active-low output enable. The outputs are transparent to the inputs when the Latch Enable ( $\overline{\text{LE}}$ ) is HIGH. When the Latch Enable ( $\overline{\text{DE}}$ ) goes LOW, the data is latched. The Output Enable ( $\overline{\text{OE}}$ ) controls the three-state outputs. When the Output Enable ( $\overline{\text{OE}}$ ) is HIGH, the outputs are in the high impedance state. The latch operation is independent of the state of the Output Enable. The HCTS373MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family. The HCTS373MS is supplied in a 20 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix). #### **Pinouts** 20 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE (SBDIP) MIL-STD-1835 CDIP2-T20 TOP VIEW OE 1 20 VCC 19 Q7 Q0 2 D0 18 D7 D1 17 D6 Q1 5 16 Q6 15 Q5 Q2 6 14 D5 D2 D3 13 D4 Q3 12 Q4 11 LE GND 10 20 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE (FLATPACK) MIL-STD-1835 CDFP4-F20 TOP VIEW ## **Ordering Information** | PART NUMBER | PART NUMBER TEMPERATURE RANGE | | PACKAGE | |-----------------|-------------------------------|-----------------------------|--------------------------| | HCTS373DMSR | -55°C to +125°C | Intersil Class S Equivalent | 20 Lead SBDIP | | HCTS373KMSR | -55°C to +125°C | Intersil Class S Equivalent | 20 Lead Ceramic Flatpack | | HCTS373D/Sample | +25°C | Sample | 20 Lead SBDIP | | HCTS373K/Sample | +25°C | Sample | 20 Lead Ceramic Flatpack | | HCTS373HMSR | +25°C | Die | Die | # Functional Diagram #### **TRUTH TABLE** | ŌĒ | ĪĒ. | D | Q | |----|-----|---|---| | L | Н | Н | Н | | L | Н | L | L | | L | L | I | L | | L | L | h | Н | | Н | Х | Х | Z | H = High Level, L = Low Level X = Immaterial, Z = High Impedance $I = Low\ voltage\ level\ prior\ to\ the\ high-to-low\ latch\ enable\ transition$ $h \ = \ High \ voltage \ level \ prior \ to \ the \ high-to-low \ latch \ enable \ transition$ #### **Absolute Maximum Ratings** #### Reliability Information | _ | | - | |---------------------------------------------|--------------------|-------------------| | Supply Voltage (VCC) | 0.5V to +7.0V | Thermal Resista | | Input Voltage Range, All Inputs | -0.5V to VCC +0.5V | SBDIP Packag | | DC Input Current, Any One Input | ±10mA | Ceramic Flatp | | DC Drain Current, Any One Output | ±25mA | Maximum Packa | | (All Voltage Reference to the VSS Terminal) | | SBDIP Packag | | Storage Temperature Range (TSTG) | 65°C to +150°C | Ceramic Flatp | | Lead Temperature (Soldering 10sec) | +265°C | If device power e | | Junction Temperature (TJ) | +175°C | sinking or derate | | ESD Classification | Class 1 | SBDIP Packag | | | | | | Thermal Resistance | $\theta_{JA}$ | $\theta_{JC}$ | |--------------------------------------------------|----------------|---------------| | SBDIP Package | 72°C/W | 24°C/W | | Ceramic Flatpack Package | | 28°C/W | | Maximum Package Power Dissipation at +12 | 5°C Ambien | t | | SBDIP Package | | 0.69W | | Ceramic Flatpack Package | | 0.47W | | If device power exceeds package dissipation | capability, pi | rovide heat | | sinking or derate linearly at the following rate | •<br>• | | | SBDIP Package | 1 | 3.9mW/°C | | Ceramic Flatpack Package | | 9.3mW/°C | CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation. #### **Operating Conditions** | Supply Voltage (VCC) +4.5V to +5.5V | Input Low Voltage (VIL) | |-------------------------------------------------------------|--------------------------| | Input Rise and Fall Times at VCC = 4.5V (TR, TF) 500ns Max | Input High Voltage (VIH) | | Operating Temperature Range (T <sub>A</sub> )55°C to +125°C | | #### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTE 1) | GROUP<br>A SUB- | | LIMITS | | | |-----------------------------------|--------|-----------------------------------------------------|-----------------|----------------------|-------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | GROUPS | TEMPERATURE | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V,<br>VIN = VCC or GND | 1 | +25°C | - | 40 | μА | | | | VIIV = VCC OI GIND | 2, 3 | +125°C, -55°C | - | 750 | μА | | Output Current<br>(Sink) | IOL | VCC = 4.5V, VIH = 4.5V,<br>VOUT = 0.4V, VIL = 0V | 1 | +25°C | 7.2 | - | mA | | (Ollik) | | VOOT = 0.4V, VIL = 0V | 2, 3 | +125°C, -55°C | 6.0 | - | mA | | Output Current<br>(Source) | IOH | VCC = 4.5V, VIH = 4.5V,<br>VOUT = VCC - 0.4V, | 1 | +25°C | -7.2 | - | mA | | (Gource) | | VIL = 0V | 2, 3 | +125°C, -55°C | -6.0 | - | mA | | Output Voltage Low VOL | | VCC = 4.5V, VIH = 2.25V,<br>IOL = 50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | | | VCC = 5.5V, VIH = 2.75V,<br>IOL = 50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | Output Voltage High VOH | | VCC = 4.5V, VIH = 2.25V,<br>IOH = -50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | | | VCC = 5.5V, VIH = 2.75V,<br>IOH = -50μA, VIL = 0.8V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | Input Leakage<br>Current | IIN | VCC = 5.5V, VIN = VCC or GND | 1 | +25°C | - | ±0.5 | μΑ | | Current | | GND | 2, 3 | +125°C, -55°C | - | ±5.0 | μΑ | | Output Tri State<br>Leakage | IOZ | VCC = 5.5V, VO = 0V or VCC | 1 | +25°C | - | ±1.0 | μΑ | | Leakaye | | 1 000 | 2, 3 | +125°C, -55°C | | ±50 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 2.25V,<br>VIL = 0.8V (Note 2) | 7, 8A, 8B | +25°C, +125°C, -55°C | - | - | - | #### NOTES: - 1. All voltages reference to device GND. - 2. For functional tests VO ≥ 4.0V is recognized as a logic "1", and VO ≤ 0.5V is recognized as a logic "0". TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS | (NOTES 1.3 | | (NOTES 4.2) | GROUP<br>A SUB- | | LIMITS | | | |-------------------|--------|----------------------------|-----------------|---------------|--------|-----|-------| | PARAMETER | SYMBOL | (NOTES 1, 2)<br>CONDITIONS | GROUPS | TEMPERATURE | MIN | MAX | UNITS | | Data to Qn | TPLH | VCC = 4.5V | 9 | +25°C | 2 | 19 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 24 | ns | | | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 26 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 30 | ns | | LE to Qn | TPLH | VCC = 4.5V | 9 | +25°C | 2 | 27 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 30 | ns | | | TPHL | VCC = 4.5V | 9 | +25°C | 2 | 30 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 34 | ns | | Enable to Output | TPZL | VCC = 4.5V | 9 | +25°C | 2 | 32 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 36 | ns | | | TPZH | VCC = 4.5V | 9 | +25°C | 2 | 26 | ns | | | | | 10, 11 | +125°C, -55°C | 2 | 29 | ns | | Disable to Output | TPLZ, | VCC = 4.5V | 9 | +25°C | 2 | 22 | ns | | | TPHZ | | 10, 11 | +125°C, -55°C | 2 | 25 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V. TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS | | | | | | LIMITS | | | |--------------------|--------|----------------------|-------|---------------|--------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Capacitance Power | CPD | VCC = 5.0V, f = 1MHz | 1 | +25°C | - | 57 | pF | | Dissipation | | | 1 | +125°C, -55°C | - | 57 | pF | | Input Capacitance | CIN | VCC = 5.0V, f = 1MHz | 1 | +25°C | - | 10 | pF | | | | | 1 | +125°C, -55°C | - | 10 | pF | | Output Transition | TTHL | VCC = 4.5V | 1 | +25°C | - | 12 | ns | | Time | TTLH | | 1 | +125°C, -55°C | - | 18 | ns | | Setup Time Data to | TSU | VCC = 4.5V | 1 | +25°C | 13 | - | ns | | | | | 1 | +125°C, -55°C | 20 | - | ns | | Hold Time Data to | TH | VCC = 4.5V | 1 | +25°C | 10 | - | ns | | | | | 1 | +125°C, -55°C | 15 | - | ns | | Pulse Width LE | TW | VCC = 4.5V | 1 | +25°C | 16 | - | ns | | | | | 1 | +125°C, -55°C | 24 | - | ns | #### NOTE: <sup>1.</sup> The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics. TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 1, 2) | | 200K RAD<br>LIMITS | | | |---------------------------------------|---------------|--------------------------------------------------------------|-------------|--------------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | TEMPERATURE | MIN | MAX | UNITS | | Quiescent Current | ICC | VCC = 5.5V, VIN = VCC or GND | +25°C | - | 0.75 | mA | | Output Current (Sink) | IOL | VCC = 4.5V, VIN = VCC or GND,<br>VOUT = 0.4V | +25°C | 6.0 | - | mA | | Output Current (Source) | IOH | VCC = 4.5V, VIN = VCC or GND,<br>VOUT = VCC -0.4V | +25°C | -6.0 | - | mA | | Output Voltage Low | VOL | VCC = 4.5V and 5.5V, VIH = VCC/2,<br>VIL = 0.8V, IOL = 50μA | +25°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 4.5V and 5.5V, VIH = VCC/2,<br>VIL = 0.8V, IOH = -50μA | +25°C | VCC<br>-0.1 | - | V | | Input Leakage Current | IIN | VCC = 5.5V, VIN = VCC or GND | +25°C | - | ±5 | μА | | Three-State Output<br>Leakage Current | IOZ | Applied Voltage = 0V or VCC,<br>VCC = 5.5V | +25°C | - | ±50 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 2.25V,<br>VIL = 0.8V, (Note 3) | +25°C | - | - | - | | Data to Qn | TPLH | VCC = 4.5V | +25°C | 2 | 24 | ns | | | TPHL | VCC = 4.5V | +25°C | 2 | 30 | ns | | LE to Qn | TPLH | VCC = 4.5V | +25°C | 2 | 30 | ns | | | TPHL | VCC = 4.5V | +25°C | 2 | 34 | ns | | Enable to Output | TPZL | VCC = 4.5V | +25°C | 2 | 36 | ns | | | TPZH | VCC = 4.5V | +25°C | 2 | 29 | ns | | Disable to Output | TPLZ,<br>TPHZ | VCC = 4.5V | +25°C | 2 | 25 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V. - 3. For functional tests $VO \ge 4.0V$ is recognized as a logic "1", and $VO \le 0.5V$ is recognized as a logic "0". TABLE 5. BURN-IN AND OPERATING LIFE TEST, DELTA PARAMETERS (+25°C) | PARAMETER | GROUP B<br>SUBGROUP | DELTA LIMIT | |-----------|---------------------|----------------| | ICC | 5 | 12μΑ | | IOL/IOH | 5 | -15% of 0 Hour | | IOZL/IOZH | 5 | ±200nA | #### **TABLE 6. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | | METHOD | GROUP A SUBGROUPS | READ AND RECORD | |---------------------------|--------------------------------|-------------|---------------------------------------|------------------------------| | Initial Test (Preburn-In) | | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test I (Postburn | -In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test II (Postburi | n-ln) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Interim Test III (Postbui | Interim Test III (Postburn-In) | | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Final Test | | 100%/5004 | 2, 3, 8A, 8B, 10, 11 | | | Group A (Note 1) | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | | Group B Subgroup B-5 | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas | Subgroups 1, 2, 3, 9, 10, 11 | | | Subgroup B-6 | Sample/5005 | 1, 7, 9 | | | Group D | | Sample/5005 | 1, 7, 9 | | #### NOTE: 1. Alternate Group A testing in accordance with method 5005 of MIL-STD-883 may be exercised. #### **TABLE 7. TOTAL DOSE IRRADIATION** | CONFORMANCE | | TEST | | READ AND | RECORD | |--------------------|--------|---------|----------|----------|------------------| | GROUPS | METHOD | PRE RAD | POST RAD | PRE RAD | POST RAD | | Group E Subgroup 2 | 5005 | 1, 7, 9 | Table 4 | 1, 9 | Table 4 (Note 1) | #### NOTE: 1. Except FN test which will be performed 100% Go/No-Go. #### TABLE 8. STATIC AND DYNAMIC BURN-IN TEST CONNECTIONS | | | | | OSCILLATOR | | |---------------------------------------------|------------------------------------------|-------------------------------|------------------------------------------|------------|-------------------------------| | OPEN | GROUND | 1/2 VCC = 3V ± 0.5V | $\text{VCC} = 6\text{V} \pm 0.5\text{V}$ | 50kHz | 25kHz | | STATIC BURN-IN I TEST CONNECTIONS (Note 1) | | | | | | | 2, 5, 6, 9, 12, 15, 16,<br>19 | 1, 3, 4, 7, 8, 10, 11,<br>13, 14, 17, 18 | - | 20 | - | - | | STATIC BURN-IN II TEST CONNECTIONS (Note 1) | | | | | | | 2, 5, 6, 9, 12, 15, 16,<br>19 | 10 | - | 1, 3, 4, 7, 8, 11, 13,<br>14, 17, 18, 20 | - | - | | DYNAMIC BURN-IN TEST CONNECTIONS (Note 2) | | | | | | | - | 1, 10 | 2, 5, 6, 9, 12, 15, 16,<br>19 | 20 | 11 | 3, 4, 7, 8, 13,<br>14, 17, 18 | #### NOTES: - 1. Each pin except VCC and GND will have a resistor of $10 k\Omega \pm 5\%$ for static burn-in - 2. Each pin except VCC and GND will have a resistor of $680\Omega\pm5\%$ for dynamic burn-in #### **TABLE 9. IRRADIATION TEST CONNECTIONS** | OPEN | GROUND | $VCC = 5V \pm 0.5V$ | |----------------------------|--------|---------------------------------------| | 2, 5, 6, 9, 12, 15, 16, 19 | 10 | 1, 3, 4, 7, 8, 11, 13, 14, 17, 18, 20 | NOTE: Each pin except VCC and GND will have a resistor of $47 \text{K}\Omega \pm 5\%$ for irradiation testing. Group E, Subgroup 2, sample size is 4 dice/wafer 0 failures. #### HCTS373MS #### Intersil Space Level Product Flow - 'MS' Wafer Lot Acceptance (All Lots) Method 5007 (Includes SEM) GAMMA Radiation Verification (Each Wafer) Method 1019, 4 Samples/Wafer, 0 Rejects 100% Nondestructive Bond Pull, Method 2023 Sample - Wire Bond Pull Monitor, Method 2011 Sample - Die Shear Monitor, Method 2019 or 2027 100% Internal Visual Inspection, Method 2010, Condition A 100% Temperature Cycle, Method 1010, Condition C, 10 Cycles 100% Constant Acceleration, Method 2001, Condition per Method 5004 100% PIND, Method 2020, Condition A 100% External Visual 100% Serialization 100% Initial Electrical Test (T0) 100% Static Burn-In 1, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 1 (T1) 100% Delta Calculation (T0-T1) 100% Static Burn-In 2, Condition A or B, 24 hrs. min., $+125^{\circ}$ C min., Method 1015 100% Interim Electrical Test 2 (T2) 100% Delta Calculation (T0-T2) 100% PDA 1, Method 5004 (Notes 1and 2) 100% Dynamic Burn-In, Condition D, 240 hrs., +125°C or Equivalent, Method 1015 100% Interim Electrical Test 3 (T3) 100% Delta Calculation (T0-T3) 100% PDA 2, Method 5004 (Note 2) 100% Final Electrical Test 100% Fine/Gross Leak, Method 1014 100% Radiographic, Method 2012 (Note 3) 100% External Visual, Method 2009 Sample - Group A, Method 5005 (Note 4) 100% Data Package Generation (Note 5) #### NOTES: - 1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1. - 2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the failures from subgroup 7. - 3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004. - 4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005. - 5. Data Package Contents: - Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Intersil Part Number, Lot Number, Quantity). - Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage. - GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test equipment, etc. Radiation Read and Record data on file at Intersil. - X-Ray report and film. Includes penetrometer measurements. - Screening, Electrical, and Group A attributes (Screening attributes begin after package seal). - Lot Serial Number Sheet (Good units serial number and lot number). - Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test. - The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed by an authorized Quality Representative. # **AC Timing Diagrams** FIGURE 1. DATA AND LATCH ENABLE PROPAGATION DELAYS FIGURE 2. LATCH ENABLE PREREQUISITE TIMES #### **AC VOLTAGE LEVELS** FIGURE 3. DATA SET-UP AND HOLD TIMES | PARAMETER | HCTS | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 3.00 | V | | VS | 1.30 | V | | VIL | 0 | V | | GND | 0 | V | #### **AC Load Circuit** # Three-State Low Timing Diagram #### THREE-STATE LOW VOLTAGE LEVELS | PARAMETER | нстѕ | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 3.00 | V | | VS | 1.30 | V | | VT | 1.30 | V | | VW | 0.90 | V | | VIL | 0 | V | | GND | 0 | V | ### Three-State Load Circuit # Three-State High Timing Diagram #### THREE-STATE HIGH VOLTAGE LEVELS | PARAMETER | нстѕ | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 3.00 | V | | VS | 1.30 | V | | VT | 1.30 | V | | VW | 3.60 | V | | VIL | 0 | V | | GND | 0 | V | ## Three-State Load Circuit #### Die Characteristics #### **DIE DIMENSIONS:** 108 x 106 mils #### **METALLIZATION:** Type: SiAI Metal Thickness: 11kÅ ± 1kÅ ## **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 13kÅ ± 2.6kÅ #### **WORST CASE CURRENT DENSITY:** $2.0 \times 10^5 \text{A/cm}^2$ #### **BOND PAD SIZE:** $100\mu m\ x\ 100\mu m$ 4 x 4 mils ## Metallization Mask Layout #### HCTS373MS NOTE: The die diagram is a generic plot from a similar HCS device. It is intended to indicate approximate die size and bond pad location. The mask series for the HCTS373 is TA14403A. #### HCTS373MS All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com Sales Office Headquarters **NORTH AMERICA EUROPE ASIA** Intersil Corporation Intersil SA Intersil (Taiwan) Ltd. Mercure Center 100, Rue de la Fusee TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 1130 Brussels, Belgium Taiwan Limited Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029 7F-6, No. 101 Fu Hsing North Road P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240