# 5800 and 5801



Note the UCN5800A (DIP) and the UCN5800L (SOIC) are electrically identical and share a common terminal number assignment.

#### ABSOLUTE MAXIMUM RATINGS at +25°C Free-Air Temperature

| Output Voltage, V <sub>CE</sub> 50 V   Supply Voltage, V <sub>DD</sub> 15 V   Input Voltage Range, 15 V                           |
|-----------------------------------------------------------------------------------------------------------------------------------|
| $V_{IN}$ 0.3 V to $V_{DD}$ + 0.3 V<br>Continuous Collector Current,<br>$I_C$                                                      |
| Package Power Dissipation,<br>P <sub>D</sub> See Graph                                                                            |
| Operating Temperature Range,<br>T <sub>A</sub>                                                                                    |
| T <sub>S</sub> <b>-55°C to +150°C</b><br>Caution: CMOS devices have input static<br>protection but are susceptible to damage when |

exposed to extremely high static electrical charges.

# **Bimos II LATCHED DRIVERS**

The UCN5800A/L and UCN5801A/EP/LW latched-input BiMOS ICs merge high-current, high-voltage outputs with CMOS logic. The CMOS input section consists of 4 or 8 data ('D' type) latches with associated common CLEAR, STROBE, and OUTPUT ENABLE circuitry. The power outputs are bipolar npn Darlingtons. This merged technology provides versatile, flexible interface. These BiMOS power interface ICs greatly benefit the simplification of computer or microprocessor I/O. The UCN5800A and UCN5800L each contain four latched drivers; the UCN5801A, UCN5801EP, and UCN5801LW contain eight latched drivers.

The UCN5800A/L and UCN5801A/EP/LW supersede the original BiMOS latched-input driver ICs (UCN4400A and UCN4801A). These second-generation devices are capable of much higher data input rates and will typically operate at better than 5 MHz with a 5 V logic supply. Circuit operation at 12 V affords substantial improvement over the 5 MHz figure.

The CMOS inputs are compatible with standard CMOS and NMOS circuits. TTL circuits may mandate the addition of input pull-up resistors. The bipolar Darlington outputs are suitable for directly driving many peripheral/power loads: relays, lamps, solenoids, small dc motors, etc.

All devices have open-collector outputs and integral diodes for inductive load transient suppression. The output transistors are capable of sinking 500 mA and will withstand at least 50 V in the OFF state. Because of limitations on package power dissipation, the simultaneous operation of all drivers at maximum rated current can only be accomplished by a reduction in duty cycle. Outputs may be paralleled for higher load current capability.

The UCN5800A is furnished in a standard 14-pin DIP; the UCN5800L and UCN5801LW in surface-mountable SOICs; the UCN5801A in a 22-pin DIP with 0.400" (10.16 mm) row centers; the UCN5801EP in a 28-lead PLCC.

#### **FEATURES**

- High-Voltage, **High-Current Outputs**
- CMOS, NMOS,
  - **TTL Compatible Inputs**
- Output Transient Protection
- To 4.4 MHz Data Input Rate Internal Pull-Down Resistors
  - Low-Power CMOS Latches
  - Automotive Capable

Always order by complete part number, e.g., UCN5801EP.





**TYPICAL INPUT CIRCUIT** 



Dwg. EP-010-4A





115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000 Copyright © 1985, 1997, Allegro MicroSystems, Inc.

Downloaded from Elcodis.com electronic components distributor

# ELECTRICAL CHARACTERISTICS at $T_A$ = +25°C, $V_{DD}$ = 5 V (unless otherwise noted).

|                                         |                                        |                                                              | Limits |      |      |       |
|-----------------------------------------|----------------------------------------|--------------------------------------------------------------|--------|------|------|-------|
| Characteristic                          | Symbol                                 | Test Conditions                                              | Min.   | Тур. | Max. | Units |
| Output Leakage Current                  | I <sub>CEX</sub>                       | $V_{CE} = 50 \text{ V}, \text{ T}_{A} = +25^{\circ}\text{C}$ | _      | _    | 50   | μA    |
|                                         |                                        | V <sub>CE</sub> = 50 V, T <sub>A</sub> = +70°C               | _      | _    | 100  | μA    |
| Collector-Emitter<br>Saturation Voltage | V <sub>CE(SAT)</sub>                   | I <sub>C</sub> = 100 mA                                      | _      | 0.9  | 1.1  | V     |
|                                         |                                        | I <sub>C</sub> = 200 mA                                      | _      | 1.1  | 1.3  | V     |
|                                         |                                        | $I_{C}$ = 350 mA, $V_{DD}$ = 7.0 V                           | _      | 1.3  | 1.6  | V     |
| Input Voltage                           | V <sub>IN(0)</sub>                     |                                                              | —      | _    | 1.0  | V     |
|                                         | V <sub>IN(1)</sub>                     | $V_{DD} = 12 V$                                              | 10.5   | _    | _    | V     |
|                                         |                                        | V <sub>DD</sub> = 10 V                                       | 8.5    | _    | _    | V     |
|                                         |                                        | V <sub>DD</sub> = 5.0 V (See Note)                           | 3.5    |      | _    | V     |
| Input Resistance                        | r <sub>IN</sub>                        | $V_{DD} = 12 V$                                              | 50     | 200  | _    | kΩ    |
|                                         |                                        | V <sub>DD</sub> = 10 V                                       | 50     | 300  | _    | kΩ    |
|                                         |                                        | V <sub>DD</sub> = 5.0 V                                      | 50     | 600  | _    | kΩ    |
| Supply Current                          | I <sub>DD(ON)</sub><br>(Each<br>Stage) | V <sub>DD</sub> = 12 V, Outputs Open                         | —      | 1.0  | 2.0  | mA    |
|                                         |                                        | V <sub>DD</sub> = 10 V, Outputs Open                         |        | 0.9  | 1.7  | mA    |
|                                         |                                        | V <sub>DD</sub> = 5.0 V, Outputs Open                        | _      | 0.7  | 1.0  | mA    |
|                                         | IDD(OFF)<br>(Total)                    | V <sub>DD</sub> = 12 V, Outputs Open, Inputs = 0 V           |        | _    | 200  | μΑ    |
|                                         |                                        | $V_{DD}$ = 5.0 V, Outputs Open, Inputs = 0 V                 | _      | 50   | 100  | μA    |
| Clamp Diode                             | I <sub>R</sub>                         | $V_{R} = 50 \text{ V}, \text{ T}_{A} = +25^{\circ}\text{C}$  | _      | _    | 50   | μΑ    |
| Leakage Current                         |                                        | $V_{R} = 50 \text{ V}, \text{ T}_{A} = +70^{\circ}\text{C}$  | _      |      | 100  | μA    |
| Clamp Diode Forward Voltage             | V <sub>F</sub>                         | I <sub>F</sub> = 350 mA                                      |        | 1.7  | 2.0  | V     |

NOTE: Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to ensure a minimum logic "1".

UCN5801EP (additional pinout diagrams are on next page)



#### UCN5801A



#### **UCN5801LW**





Information present at an input is transferred to its latch when the STROBE is high. A high CLEAR input will set all latches to the output OFF condition regardless of the data or STROBE input levels. A high OUTPUT ENABLE will set all outputs to the OFF condition, regardless of any other input conditions. When the OUTPUT ENABLE is low, the outputs depend on the state of their respective latches.

#### **TRUTH TABLE**

|                 |        |       | OUTPUT | οι  | JT <sub>N</sub> |
|-----------------|--------|-------|--------|-----|-----------------|
| IN <sub>N</sub> | STROBE | CLEAR | ENABLE | t-1 | t               |
| 0               | 1      | 0     | 0      | Х   | OFF             |
| 1               | 1      | 0     | 0      | Х   | ON              |
| Х               | Х      | 1     | Х      | Х   | OFF             |
| Х               | Х      | Х     | 1      | Х   | OFF             |
| Х               | 0      | 0     | 0      | ON  | ON              |
| Х               | 0      | 0     | 0      | OFF | OFF             |

X = irrelevant.

t-1 = previous output state.

t = present output state.



115 Northeast Cutoff, Box 15036

Worcester, Massachusetts 01615-0036 (508) 853-5000

Downloaded from  $\underline{\text{Elcodis.com}}$  electronic components distributor

#### TYPICAL APPLICATION UNIPOLAR STEPPER-MOTOR DRIVE



Dwg. No. B-1537

#### UNIPOLAR WAVE DRIVE

#### **UNIPOLAR 2-PHASE DRIVE**



#### **UCN5800A**

**Dimensions in Inches** (controlling dimensions)



#### **Dimensions in Millimeters** (for reference only)





Dwg. MA-001-14A mm

NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.

3. Lead thickness is measured at seating plane or below.



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000

Downloaded from Elcodis.com electronic components distributor





#### **UCN5801A**

**Dimensions in Inches** (controlling dimensions)





Dwg. MA-002-22 in

**Dimensions in Millimeters** (for reference only)





Dwg. MA-002-22 mm

NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.

3. Lead thickness is measured at seating plane or below.



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000



NOTES: 1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.



NOTES:1. Exact body and lead configuration at vendor's option within limits shown. 2. Lead spacing tolerance is non-cumulative.

> Allegro MicroSystems, Inc.

115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000

Downloaded from  $\underline{\text{Elcodis.com}}$  electronic components distributor

This page intentionally left blank

# BiMOS II (Series 5800) & DABiC IV (Series 6800) INTELLIGENT POWER INTERFACE DRIVERS SELECTION GUIDE

| Function                                 | Output F             | Ratings * | Part Number †      |  |  |  |  |
|------------------------------------------|----------------------|-----------|--------------------|--|--|--|--|
| SERIAL-INPUT LATCHED DRIVERS             |                      |           |                    |  |  |  |  |
| 8-Bit (saturated drivers)                | -120 mA              | 50 V‡     | 5895               |  |  |  |  |
| 8-Bit                                    | 350 mA               | 50 V      | 5821               |  |  |  |  |
| 8-Bit                                    | 350 mA               | 80 V      | 5822               |  |  |  |  |
| 8-Bit                                    | 350 mA               | 50 V‡     | 5841               |  |  |  |  |
| 8-Bit                                    | 350 mA               | 80 V‡     | 5842               |  |  |  |  |
| 9-Bit                                    | 1.6 A                | 50 V      | 5829               |  |  |  |  |
| 10-Bit (active pull-downs)               | -25 mA               | 60 V      | 5810-F and 6809/10 |  |  |  |  |
| 12-Bit (active pull-downs)               | -25 mA               | 60 V      | 5811 and 6811      |  |  |  |  |
| 20-Bit (active pull-downs)               | -25 mA               | 60 V      | 5812-F and 6812    |  |  |  |  |
| 32-Bit (active pull-downs)               | -25 mA               | 60 V      | 5818-F and 6818    |  |  |  |  |
| 32-Bit                                   | 100 mA               | 30 V      | 5833               |  |  |  |  |
| 32-Bit (saturated drivers)               | 100 mA               | 40 V      | 5832               |  |  |  |  |
| PARA                                     | LLEL-INPUT LATCHED D | RIVERS    |                    |  |  |  |  |
| 4-Bit                                    | 350 mA               | 50 V‡     | 5800               |  |  |  |  |
| 8-Bit                                    | -25 mA               | 60 V      | 5815               |  |  |  |  |
| 8-Bit                                    | 350 mA               | 50 V‡     | 5801               |  |  |  |  |
| SPE                                      | ECIAL-PURPOSE FUNCT  | IONS      |                    |  |  |  |  |
| Unipolar Stepper Motor Translator/Driver | 1.25 A               | 50 V‡     | 5804               |  |  |  |  |
| Addressable 28-Line Decoder/Driver       | 450 mA               | 30 V      | 6817               |  |  |  |  |

\* Current is maximum specified test condition, voltage is maximum rating. See specification for sustaining voltage limits. Negative current is defined as coming out of (sourcing) the output.

† Complete part number includes additional characters to indicate operating temperature range and package style.

‡ Internal transient-suppression diodes included for inductive-load protection.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of its products. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



115 Northeast Cutoff, Box 15036 Worcester, Massachusetts 01615-0036 (508) 853-5000