### DM54193 Synchronous Up/Down 4-Bit Binary Counter with Dual Clock ### **General Description** This circuit is a synchronous up/down 4-bit binary counter. Synchronous operation is provided by having all flip-flops clocked simultaneously, so that the outputs change together when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. The outputs of the four master-slave flip-flops are triggered by a low-to-high level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed, while the other count input is held high. This counter is fully programmable; that is, each output may be preset to either level by entering the desired data at the inputs while the load input is low. The output will change independently of the count pulses. This feature allows the counter to be used as modulo-N divider by simply modifying the count length with the preset inputs. A clear input has been provided which, when taken to a high level, forces all outputs to the low level; independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements of clock drivers, etc., required for long words. This counter was designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up and down counting functions. The borrow output produces a pulse equal in width to the count down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count up input when an overflow condition exists. The counter can then be easily cascaded by feeding the borrow and carry outputs to the count down and count up inputs respectively of the succeeding counter. #### **Features** - Fully independent clear input - Synchronous operation - Cascading circuitry provided internally - Individual preset each flip-flop ### **Connection Diagram** #### **Dual-In-Line Package** Order Number DM54193J or DM54193W See NS Package Number J16A or W16A TL/F/6563-1 #### Absolute Maximum Ratings (Note) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range -55°C to +125°C Storage Temperature Range $-65^{\circ}\text{C to} + 150^{\circ}\text{C}$ Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Recommended Operating Conditions** | Symbol | Parameter | | Min | Nom | Max | Units | |------------------|--------------------------------|-------------------------------|-----|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | v | | V <sub>IH</sub> | High Level Input Voltage | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.8 | V | | ЮН | High Level Output Current | | | | -0.4 | mA | | loL | Low Level Output Current | | | | 16 | mA | | f <sub>CLK</sub> | Clock Frequency (Note 4) | | 0 | 25 | 20 | MHz | | t <sub>W</sub> | Pulse Width<br>(Note 4) | Clock Low | 30 | | | ns | | | | Clock, Clear High<br>Load Low | 20 | | | | | tsu | Data Setup Time (Note 4) | | 20 | | | ns | | t <sub>H</sub> | Hold Time (Note 4) | | 0 | | ** | ns | | TA | Free Air Operating Temperature | | -55 | | 125 | °C | # Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | |------------------|-----------------------------------|----------------------------------------------------------------------------------------------|-----|-----------------|------|-------| | Vı | Input Clamp Voltage | $V_{CC} = Min, I_I = -12 \text{ mA}$ | | <u></u> | -1.5 | V | | V <sub>OH</sub> | High Level Output<br>Voltage | $V_{CC} = Min, I_{OH} = Max$ $V_{IL} = Max, V_{IH} = Min$ | 2.4 | - | | v | | V <sub>OL</sub> | Low Level Output<br>Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max<br>V <sub>IH</sub> = Min, V <sub>IL</sub> = Max | | | 0.4 | V | | l <sub>l</sub> | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$ | | , | 1 | mA | | l <sub>IH</sub> | High Level Input Current | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.4V | | | 40 | μΑ | | I <sub>Ι</sub> L | Low Level Input Current | $V_{CC} = Max, V_1 = 0.4V$ | | | 1.6 | mA | | los | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 2) | -20 | | -55 | mA | | lcc | Supply Current | V <sub>CC</sub> = Max (Note 3) | | 65 | 89 | mA | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}$ C. Note 2: Not more than one output should be shorted at a time. Note 3: I<sub>CC</sub> is measured with all outputs open, CLEAR and LOAD inputs grounded, and all other inputs at 4.5V. Note 4: $T_A = 25^{\circ}C$ and $V_{GC} = 5V$ . ## $\textbf{Switching Characteristics} \ \ \text{at V}_{CC} = 5 \text{V and T}_{A} = 25 ^{\circ}\text{C (See Section 1 for Test Waveforms and Output Load)}$ | Symbol | Parameter | From (Input)<br>To (Output) | $R_L = 400\Omega$ , | Units | | |------------------|----------------------------------------------------|-----------------------------|---------------------|-------|---------| | | ratallieter | | Min | Max | 1 Units | | <sup>f</sup> MAX | Maximum Clock Frequency | | 20 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Count Up<br>to Carry | | 26 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Count Up<br>to Carry | | 24 | ns | | <sup>t</sup> PLH | Propagation Delay Time<br>Low to High Level Output | Count Down<br>to Borrow | | 24 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Count Down<br>to Borrow | | 24 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Either Count<br>to Q | | 38 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Either Count<br>to Q | | 47 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Load<br>to Q | | 40 | ns | | <sup>t</sup> PHL | Propagation Delay Time<br>High to Low Level Output | Load<br>to Q | | 40 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear<br>to Q | | 35 | ns | 4-217 ## **Timing Diagram** TL/F/6563-3 Note A: Clear overrides load, data, and count inputs. Note B: When counting up, count-down input must be high, when counting down, count-up input must be high.