

### **OVERVIEW**

The CF8223A is a FSK (Frequency shift keying) decoder and DTMF (Dual tone multi-frequency) receiver IC. It is fabricated using a CMOS process and features a power-down function for low power dissipation operation. The FSK decoder and DTMF receiver have the same performance characteristics as dedicated ICs that perform the same functions, with the added benefit of an FSK decoder/DTMF receiver auto-select function<sup>\*</sup> using the telephone tip/ring input signal. It also features a ring (call signal) signal detection circuit, making for easy construction of low power dissipation, high-performance analog telephone-related applications.

\*: Auto-select function operates if the FSK signal conforms to the Bellcore GR-30-CORE standard.

## FEATURES

## PAD LAYOUT

- Both FSK signal caller-ID information services and DTMF signal caller-ID information services supported
- FSK decoder/DTMF receiver auto-select function
- Ring (call signal) signal detection circuit built-in
- Serial I/O
- Input gain adjustment circuit built-in
- Power-down mode
- Single supply operation:  $3.0V \pm 10\%$
- 3.579545MHz external crystal oscillator frequency
- Molybdenum-gate CMOS process

### **APPLICATIONS**

- Telephones, fax machines and modems that support caller-ID information services
- Adapters for caller-ID information service functions
- Telephones, fax machines and modems that support remote operation functions

### **ORDERING INFORMATION**

| Device  | Package   |
|---------|-----------|
| CF8223A | Chip form |

### (Unit: µm)



# **BLOCK DIAGRAM**



## **PIN DESCRIPTION**

| Number Name |                   | I/O | Function                                                                                                                                                                      | Pad dim | ensions<br>m] |
|-------------|-------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|
| Tumbol      | inanio            |     |                                                                                                                                                                               | X       | Y             |
| 1           | TIP               | I   | Tip input. Connected to the telephone line through a protection circuit                                                                                                       | 1046    | 2934          |
| 2           | RING              | Ι   | Ring input. Connected to the telephone line through a protection circuit                                                                                                      | 638     | 2934          |
| 3           | GS                | 0   | Input-stage amplifier gain-select output. Used to adjust the gain of the input-stage amplifier.                                                                               | 176     | 2665          |
| 4           | AGND              | 0   | Analog ground output. Internal reference voltage (V <sub>DD</sub> /2) output level                                                                                            | 176     | 1954          |
| 5           | RDIN              | I   | Ring detector input. Used for line reversal and ring signal detection. Connected for ring detection of attenuated ring signals.                                               | 176     | 1534          |
| 6           | RDRC              | I/O | Ring detector RC terminal. Connected to an RC network which sets the ring detector delay time.                                                                                | 176     | 492           |
| 7           | RDET              | 0   | Ring detector output. RDRC-input Schmitt-trigger buffer output. LOW-level output when ring<br>signal is detected.                                                             |         | 226           |
| 8           | PDWN <sup>1</sup> | I   | Power-down control input. LOW-level for normal operation. HIGH-level for power-down state.<br>In the power-down state, pins AGND, OSCOUT, DOUT, and $\overline{DV}$ are HIGH. |         | 226           |
| 9           | GND               | -   | Ground. Connected to the system ground potential.                                                                                                                             | 1634    | 226           |
| 10          | OSCOUT            | 0   | Crystal oscillator output. The crystal oscillator element is connected between this pin and OSCIN.                                                                            | 2053    | 226           |
| 11          | OSCIN             | I   | Crystal oscillator input. The crystal oscillator element is connected between this pin and OSCOUT.                                                                            | 2634    | 506           |
| 12          | IC                | I   | Test input. Tied LOW for normal operation.                                                                                                                                    | 2634    | 1550          |
| 13          | FSK/DTMF          | 0   | FSK/DTMF discriminator output. HIGH-level output when receiving FSK signal, and LOW-level output when receiving DTMF signal.                                                  | 2634    | 1942          |
| 14          | DOUT              | OI  | Demodulator output. Demodulated FSK or DTMF signal output. HIGH-level output in power-<br>down state.                                                                         |         | 2623          |
| 15          | DV                | 0   | Data trigger output. Data is output on DOUT when this pin goes LOW.                                                                                                           | 2211    | 2934          |
| 16          | VDD               | -   | Supply                                                                                                                                                                        | 1612    | 2934          |

1. Shimitt trigger input

# SPECIFICATIONS

## **Absolute Maximum Ratings**

GND = 0V

| Parameter                 | Symbol           | Rating                         | Unit |
|---------------------------|------------------|--------------------------------|------|
| Supply voltage range      | V <sub>DD</sub>  | -0.5 to 5.0                    | V    |
| Input voltage range       | V <sub>IN</sub>  | - 0.3 to V <sub>DD</sub> + 0.3 | V    |
| DC input current          | l <sub>in</sub>  | ±10                            | mA   |
| Storage temperature range | T <sub>stg</sub> | -40 to 125                     | °C   |

## **Recommended Operating Conditions**

GND = 0V

| Parameter                | Symbol           | Condition |      | Unit     |      |      |
|--------------------------|------------------|-----------|------|----------|------|------|
|                          |                  | Condition | min  | typ      | max  | Unit |
| Supply voltage           | V <sub>DD</sub>  |           | 2.7  | -        | 3.3  | V    |
| Clock frequency          | f <sub>CLK</sub> |           | -    | 3.579545 | -    | MHz  |
| Clock frequency accuracy | $\Delta f_{C}$   |           | -0.1 | -        | +0.1 | %    |
| Operating temperature    | T <sub>a</sub>   |           | -20  | -        | 85   | ۵°   |

### **DC Electrical Characteristics**

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V,  $f_{CLK}$  = 3.579545MHz,  $T_a$  = -20 to 85°C unless otherwise noted.

| Doromotor                                             | Symbol Condition |                                                                                                                           | Unit               |     |                    |      |
|-------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|------|
| Parameter                                             | Symbol           | Condition                                                                                                                 | min                | typ | max                | Unit |
| Supply current consumption                            | I <sub>DD</sub>  | PDWN = 0V, RDIN = 0V,<br>RDRC = 0V, all other inputs<br>open                                                              | -                  | _   | 4.5                | mA   |
| Power-down state current                              | I <sub>DPD</sub> | $\frac{\text{PDWN} = \text{V}_{\text{DD}}, \text{ RDIN} = 0\text{V},}{\text{RDRC} = 0\text{V}, \text{ all other inputs}}$ | -                  | _   | 15                 | μΑ   |
| PDWN, RDIN, RDRC LOW-level input voltage              | V <sub>IL1</sub> |                                                                                                                           | -                  | -   | 0.3V <sub>DD</sub> | V    |
| PDWN, RDIN, RDRC HIGH-level input voltage             | V <sub>IH1</sub> |                                                                                                                           | 0.7V <sub>DD</sub> | -   | -                  | V    |
| OSCIN LOW-level input voltage                         | V <sub>IL2</sub> | When external clock input                                                                                                 | -                  | -   | 0.3V <sub>DD</sub> | V    |
| OSCIN HIGH-level input voltage                        | V <sub>IH2</sub> | When external clock input                                                                                                 | 0.7V <sub>DD</sub> | -   | -                  | V    |
| DOUT, DV, RDET, FSK/DTMF<br>LOW-level output current  | I <sub>OL</sub>  |                                                                                                                           | 2                  | -   | -                  | mA   |
| DOUT, DV, RDET, FSK/DTMF<br>HIGH-level output current | I <sub>ОН</sub>  |                                                                                                                           | -                  | -   | -0.8               | mA   |
| PDWN, RDIN input leakage current                      | I <sub>IN</sub>  |                                                                                                                           | -1                 | -   | 1                  | μA   |
| RDRC output leakage current                           | I <sub>OFF</sub> |                                                                                                                           | _                  | -   | 1                  | μA   |

### **AC Electrical Characteristics**

#### FSK decoder

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V,  $f_{CLK}$  = 3.579545MHz,  $T_a$  = -20 to 85°C unless otherwise noted.

| Parameter             | Symbol Condition |                                                                                                 | Unit |       |      |     |
|-----------------------|------------------|-------------------------------------------------------------------------------------------------|------|-------|------|-----|
|                       |                  | min                                                                                             | typ  | max   | Unit |     |
| Detection sensitivity |                  | Typical application circuit                                                                     | -40  | -37.5 | 0    | dBm |
| Noise reduction ratio |                  | Mark signal and SPACE<br>signal are same level.<br>Noise: Random noise from<br>200Hz to 3400Hz. | 20   | _     | _    | dB  |

#### DTMF receiver

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V,  $f_{CLK}$  = 3.579545MHz,  $T_a$  = -20 to 85°C unless otherwise noted.

| Parameter                         | Symbol | Condition                                       |           | Unit |       |      |
|-----------------------------------|--------|-------------------------------------------------|-----------|------|-------|------|
|                                   | Symbol | Condition                                       | min       | typ  | max   | Unit |
| Detection frequency deviation     |        |                                                 | ±1.5% ± 2 | -    | -     | Hz   |
| Non-detection frequency deviation |        |                                                 | ±3.5      | -    | -     | %    |
| Detection sensitivity             |        | <ul> <li>Typical application circuit</li> </ul> | -32.0     | -    | 0.0   | dBm  |
| Non-detection sensitivity         |        |                                                 | -         | -    | -50.0 | dBm  |
| Signal level error                |        |                                                 | -         | -    | 6     | dB   |
| High-frequency rejection ratio    |        |                                                 | -         | 18   | -     | dB   |
| Noise rejection ratio             |        | - Typical application circuit <sup>1</sup>      | -         | 12   | -     | dB   |
| Dial tone rejection ratio         |        |                                                 | -         | 20   | -     | dB   |

1. Input signal is up to  $\mathrm{V}_{\mathrm{DD}}$  level.

## Input-stage amplifier Characteristics

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V, f<sub>CLK</sub> = 3.579545MHz, T<sub>a</sub> = -20 to 85°C unless otherwise noted.

| Parameter                 | Sumhal Candition | Condition |     | Unit |     |      |
|---------------------------|------------------|-----------|-----|------|-----|------|
| Parameter                 | Symbol           | Condition | min | typ  | max | Unit |
| Input leakage current     | I <sub>IN</sub>  |           | -   | -    | 1   | μA   |
| Input resistance          | R <sub>IN</sub>  |           | -   | 1    | -   | MΩ   |
| DC open-loop voltage gain | A <sub>VOL</sub> |           | 30  | -    | -   | dB   |
| Unity gain frequency      | f <sub>C</sub>   |           | 80  | -    | -   | kHz  |
| Load capacitance          | CL               |           | -   | -    | 100 | pF   |
| Load resistance           | RL               |           | 50  | -    | -   | kΩ   |

## **Timing Characteristics**

#### Oscillator

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V,  $T_a$  = -20 to 85°C unless otherwise noted.

| Parameter                   | Symbol          | Condition |     | Unit |     |      |
|-----------------------------|-----------------|-----------|-----|------|-----|------|
|                             | Symbol Conditi  | Condition | min | typ  | max | Unit |
| Clock HIGH-level pulsewidth | t <sub>WH</sub> |           | 110 | -    | -   | ns   |
| Clock LOW-level pulsewidth  | t <sub>WL</sub> |           | 110 | -    | -   | ns   |
| Clock rise time             | t <sub>r</sub>  |           | -   | -    | 30  | ns   |
| Clock fall time             | t <sub>f</sub>  |           | -   | -    | 30  | ns   |

#### FSK decoder

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V, f<sub>CLK</sub> = 3.579545MHz, T<sub>a</sub> = -20 to 85°C unless otherwise noted.

| Parameter                                     | Symbol             | Condition                    | Rating |      |                   | Unit |
|-----------------------------------------------|--------------------|------------------------------|--------|------|-------------------|------|
| Parameter                                     | Symbol             | Condition                    | min    | typ  | max               | Unit |
| Power-down release time                       | t <sub>DPD</sub>   |                              | -      | 8    | -                 | ms   |
| Oscillator start-up time                      | t <sub>DOSC</sub>  |                              | -      | 5    | -                 | ms   |
| Mark signal to $\overline{\text{DV}}$ ON time | t <sub>DED</sub>   | $\overline{\text{DV}}$ = LOW | -      | -    | 3.75              | ms   |
| FSK flag setup time                           | t <sub>AF</sub>    |                              | -      | -    | 833<br>(1/1.2kHz) | μs   |
| FSK flag hold time                            | t <sub>AH</sub>    |                              | -      | -    | 10                | ns   |
| Input to DOUT delay time                      | t <sub>ADD</sub>   |                              | -      | 1    | 5                 | ms   |
| DOUT rise time                                | t <sub>Dr0</sub>   |                              | -      | -    | 20                | ns   |
| DOUT fall time                                | t <sub>Df0</sub>   |                              | -      | -    | 20                | ns   |
| DOUT data rate                                | t <sub>DWL/H</sub> |                              | 1188   | 1200 | 1212              | baud |

#### **DTMF** receiver

 $V_{DD}$  = 3.0V ± 0.3V, GND = 0V,  $f_{CLK}$  = 3.579545MHz,  $T_a$  = -20 to 85°C unless otherwise noted.

| Parameter                          | Symbol Condition   |           |      | Unit |                   |      |
|------------------------------------|--------------------|-----------|------|------|-------------------|------|
| Parameter                          | Symbol             | Condition | min  | typ  | max               | Unit |
| DOUT, DV rise time                 | t <sub>Dr0</sub>   |           | -    | -    | 20                | ns   |
| DOUT, DV fall time                 | t <sub>Df0</sub>   |           | -    | -    | 20                | ns   |
| Signal detection time              | t <sub>RE</sub>    | DV        | -    | -    | 45                | ms   |
| Received signal non-detection time | t <sub>RE</sub>    | DV        | 20   | -    | -                 | ms   |
| Pause detection time               | t <sub>PA</sub>    | DV        | -    | -    | 25                | ms   |
| Pause non-detection time           | t <sub>PR</sub>    | DV        | 20   | -    | -                 | ms   |
| DV output data delay time          | t <sub>BDD</sub>   |           | -    | -    | 5                 | ms   |
| Power-down release time            | t <sub>DPD</sub>   |           | -    | 8    | -                 | ms   |
| Oscillator start-up time           | t <sub>DOSC</sub>  |           | -    | 5    | -                 | ms   |
| DOUT data rate                     | t <sub>DWL/H</sub> |           | 1188 | 1200 | 1212              | baud |
| DTMF flag setup time               | t <sub>AF</sub>    |           | -    | -    | 833<br>(1/1.2kHz) | μs   |

#### OSCIN input timing (when external input)



### FSK receive timing (1)



#### FSK receive timing (2)



### DTMF receive timing (1)



### DTMF receive timing (2)



## (FSK/DTMF) DOUT output timing



### FUNCTIONAL DESCRIPTION

#### **Ring Signal Detector**

The telephone tip and ring signals pass through a protection circuit and are input to a resistor, capacitor and diode bridge network, shown in figure 1.



Figure 1. Ring signal detector circuit

The diode bridge full-wave rectified output signal (point a) is reduced in level by a resistor voltage divider comprising  $R_1$  and  $R_2$  (point b), and then input on RDIN. When the ring signal input on RDIN exceeds the Schmitt buffer trigger voltage (0.7V<sub>DD</sub>), the output switches the open-drain  $\overline{RDRC}$  pin. The signal at  $\overline{RDRC}$  (point c) drives a time-constant cir-

cuit comprised by resistor  $R_4$  and capacitor  $C_1$  connected to the input of a second Schmitt buffer to generate the detector signal output on  $\overline{RDET}$  (point d). Thus,  $\overline{RDET}$  goes LOW when the ring or tip signal exceeds the level set by the resistor voltage divider.



Figure 2. Ring signal detector circuit waveform transitions

The voltage divider level and RC time constant are given by the following equations, respectively.

$$0.7V_{DD} = \frac{R_1}{R_1 + R_2 + R_3} \cdot V_{RIG}$$
$$C_1 R_4 = \frac{t}{In\left(\frac{V_{DD}}{V_{DD} - V_T}\right)}$$

where t is the guard time, and the trigger level satisfies the expression  $0.3V_{DD} \le V_T \le 0.7V_{DD}$ .

#### **Input Differential Amplifier**

The CF8223A uses an input differential amplifier for input gain adjustment of the tip/ring signal input to the FSK detector or DTMF receiver. Differential input configuration and single-ended input configuration circuits are shown in figure 3. A bypass capacitor should be connected between GND and AGND in both circuit configurations.



Figure 3. Input circuits

The gain for single-ended configurations is given by the following equation.

 $Z_i = 2 \sqrt{R_1^2 + \left(\frac{1}{\omega C_1}\right)^2}$ 

$$A_V = \frac{R_2}{R_1}$$

The gain for differential configurations is given by the following equation,

$$A_V = \frac{R_2}{R_1}$$
 where  $R_3 = \frac{R_2 R_4}{R_2 + R_4}$ 

#### **FSK/DTMF** Auto-discriminator

The CF8223A examines the tip/ring input signal and determines the nature of the signal, FSK or DTMF, and invokes the corresponding circuits, FSK decoder or DTMF receiver, respectively. It determines whether the input signal is an FSK signal or DTMF

signal by the presence or otherwise of the channel seizure information in the FSK signal header. <u>This</u> <u>function automatically discriminates between the</u> input signals if the FSK signal conforms to the <u>Bellcore GR-30-CORE standard.</u>

#### **FSK Demodulator**

When an FSK signal is received, the FSK/DTMF signal discriminator circuit sets the FSK/DTMF pin HIGH and connects the input signal to the FSK demodulator circuit. Demodulated data is output on DOUT with the format shown in figure 4. The FSK signal conforms to the following Bellcore standard.

Table 1. FSK signal

| Parameter              | Description                                        |
|------------------------|----------------------------------------------------|
| Modulation type        | Continuous-phase binary frequency-shift-<br>keying |
| Logic "1" data (mark)  | 1200 ± 12 Hz                                       |
| Logic "0" data (space) | 2200 ± 22 Hz                                       |
| Signal level (mark)    | -32 to -12 dBm                                     |
| Signal level (space)   | -36 to -12 dBm                                     |
| Data transfer rate     | 1200 ± 12 baud                                     |



Figure 4. FSK signal to DOUT output

#### **DTMF Demodulator**

When a DTMF signal is received, the FSK/DTMF signal discriminator circuit sets the FSK/DTMF pin LOW and connects the input signal to the DTMF demodulator circuit. The DTMF signal is comprised by a high-group frequency and a low-group frequency which, in combination, represent a point in the DTMF matrix.

| Low group | High group |        |        |        |  |  |
|-----------|------------|--------|--------|--------|--|--|
|           | 1209Hz     | 1336Hz | 1477Hz | 1633Hz |  |  |
| 697Hz     | 1          | 2      | 3      | A      |  |  |
| 770Hz     | 4          | 5      | 6      | В      |  |  |
| 852Hz     | 7          | 8      | 9      | С      |  |  |
| 941Hz     | *          | 0      | #      | D      |  |  |

The DTMF receiver demodulates the received DTMF signal and outputs data bits  $Q_0$  to  $Q_3$  and a 4-bit (2-mod-16) checksum  $S_0$  to  $S_3$  in serial format on DOUT.

|                 | DTMF           |                |                |                | Checksum       |                |                |                |
|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Matrix<br>input | D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> |
|                 | $Q_0$          | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | S <sub>0</sub> | S <sub>1</sub> | S <sub>2</sub> | S3             |
| 1               | 1              | 0              | 0              | 0              | 1              | 1              | 1              | 1              |
| 2               | 0              | 1              | 0              | 0              | 0              | 1              | 1              | 1              |
| 3               | 1              | 1              | 0              | 0              | 1              | 0              | 1              | 1              |
| 4               | 0              | 0              | 1              | 0              | 0              | 0              | 1              | 1              |
| 5               | 1              | 0              | 1              | 0              | 1              | 1              | 0              | 1              |
| 6               | 0              | 1              | 1              | 0              | 0              | 1              | 0              | 1              |
| 7               | 1              | 1              | 1              | 0              | 1              | 0              | 0              | 1              |
| 8               | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 1              |
| 9               | 1              | 0              | 0              | 1              | 1              | 1              | 1              | 0              |
| 0               | 0              | 1              | 0              | 1              | 0              | 1              | 1              | 0              |
| *               | 1              | 1              | 0              | 1              | 1              | 0              | 1              | 0              |
| #               | 0              | 0              | 1              | 1              | 0              | 0              | 1              | 0              |
| A               | 1              | 0              | 1              | 1              | 1              | 1              | 0              | 0              |
| В               | 0              | 1              | 1              | 1              | 0              | 1              | 0              | 0              |
| С               | 1              | 1              | 1              | 1              | 1              | 0              | 0              | 0              |
| D               | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              |

Table 3. DTMF signal output (DOUT)



Figure 5. DTMF signal to DOUT output

The DTMF receiver determines whether the received data (DTMF signal) is valid after an interval of  $t_{REC} \ge 40ms$  stable reception. If valid,  $\overline{DV}$  goes LOW and data is output on DOUT. If DTMF data is not detected after an interval  $t_{SPA} \ge 20ms$ , a data pause is activated and the next DTMF signal is in a

wait state (see timing diagrams in AC Electrical Characteristics). The CF8223A DTMF receiver can be used as a general-purpose DTMF receiver without the need for the external time constant circuit, in which case the resistor/capacitor/diode network can be omitted.

# **TYPICAL APPLICATION CIRCUIT**



| Symbol                      | Rating   | Unit |
|-----------------------------|----------|------|
| R <sub>1</sub> <sup>1</sup> | 240      | kΩ   |
| R <sub>2</sub> <sup>1</sup> | 34       | kΩ   |
| R <sub>3</sub> <sup>1</sup> | 464      | kΩ   |
| R <sub>4</sub> <sup>1</sup> | 53.6     | kΩ   |
| R <sub>5</sub> <sup>1</sup> | 60.4     | kΩ   |
| D <sub>1</sub>              | 1N4003   | -    |
| C <sub>1</sub>              | 22       | nF   |
| C <sub>2</sub>              | 0.1      | μF   |
| R <sub>6</sub> <sup>2</sup> | 430      | kΩ   |
| R <sub>7</sub> <sup>2</sup> | 270      | kΩ   |
| R <sub>8</sub> <sup>2</sup> | 27       | kΩ   |
| R <sub>9</sub> <sup>2</sup> | 270      | kΩ   |
| C <sub>3</sub>              | 22       | nF   |
| C <sub>4</sub> <sup>2</sup> | 470      | nF   |
| D <sub>2</sub>              | 1N4004   | -    |
| C <sub>5</sub>              | 0.1      | μF   |
| VS                          | -        | _    |
| X'tal                       | 3.579545 | MHz  |

Refer to the Input Differential Amplifier.
 Refer to the Ring Signal Detector.

Please pay your attention to the following points at time of using the products shown in this document.

The products shown in this document (hereinafter "Products") are not intended to be used for the apparatus that exerts harmful influence on human lives due to the defects, failure or malfunction of the Products. Customers are requested to obtain prior written agreement for such use from NIPPON PRECISION CIRCUITS INC. (hereinafter "NPC"). Customers shall be solely responsible for, and indemnify and hold NPC free and harmless from, any and all claims, damages, losses, expenses or lawsuits, due to such use without such agreement. NPC reserves the right to change the specifications of the Products in order to improve the characteristic or reliability thereof. NPC makes no claim or warranty that the contents described in this document dose not infringe any intellectual property right or other similar right owned by third parties. Therefore, NPC shall not be responsible for such problems, even if the use is in accordance with the descriptions provided in this document. Any descriptions including applications, circuits, and the parameters of the Products in this document are for reference to use the Products, and shall not be guaranteed free from defect, inapplicability to the design for the mass-production products without further testing or modification. Customers are requested not to export or re-export, directly or indirectly, the Products to any country or any entity not in compliance with or in violation of the national export administration laws, treaties, orders and regulations. Customers are requested appropriately take steps to obtain required permissions or approvals from appropriate government agencies.



#### NIPPON PRECISION CIRCUITS INC.

4-3, Fukuzumi 2-chome, Koto-ku, Tokyo 135-8430, Japan Telephone: +81-3-3642-6661 Facsimile: +81-3-3642-6698 http://www.npc.co.jp/ Email: sales@npc.co.jp

NC9909BE 2003.08