# **Signetics** # Military Customer Specific Products #### DESCRIPTION The 82S100 (3-State) and 82S101 (Open-Collector) are bipolar, Fuse Programmable Logic Arrays (FPLAs). Each device utilizes the standard AND/OR invert architecture to directly implement custom sum of product logic equations. Each device consists of 16 dedicated inputs and 8 dedicated outputs. Each output is capable of being actively controlled by any or all of the 48 product terms. The True, Complement, or Don't Care condition of each of the 16 inputs ANDed together comprise one P-term. All 48 P-terms are selectively ORed to each output. The user must then only select which P-term will activate an output by disconnecting terms which do not affect the output. In addition, each output can be fused as active-HIGH (H) or active-LOW (L). The 82S100 and 82S101 are fully TTL compatible, and include chip enable control for expansion of input variables and output inhibit. They feature either Open-Collector or 3-State outputs for ease of expansion of product terms and application in bus-organized systems. # 82S100/82S101 Field Programmable Logic A Field Programmable Logic Array $(16 \times 48 \times 8)$ **Product Specification** #### **FEATURES** - Field-programmable (Ni-Cr link) - Input variables: 16 - Output functions: 8 - Product terms: 48 - I/O propagation delay: 80ns max - Power dissipation: 600mW typ - Input loading: -150μA max - Chip enable input - Output option: - 82S100: 3-State - 82S101: Open-Collector - · Output disable function; - 3-State: Hi-Z - Open-Collector: Hi - Separate I/O architecture #### **APPLICATION** - CRT display systems - Code conversion - Peripheral controllers - Function generators - Look-up and decision tables - Microprogramming - Address mapping - Character generators - Data security encoders - Fault detectors - Frequency synthesizers - 16-bit to 8-bit bus interface - Random logic replacement #### PIN CONFIGURATION #### LOGIC FUNCTION TYPICAL PRODUCT TERM: Pn = A • B • C • D TYPICAL LOGIC FUNCTION: AT OUTPUT POLARITY = H Z = P0 + P1 + P2... AT OUTPUT POLARITY = L Z = P0 + P1 + P2 + ... Z = P0 • P1 • P2 • ... #### NOTES: - For each of the 8 outputs, either function Z (active-High) or Z (active-Low) is available, but not both. The desired output polarity is programmed via the EX-OR gates. - 2. Z, A, B, C etc. are user defined connections to fixed inputs (I) and output pins (O). #### ORDERING INFORMATION | DESCRIPTION | 3-STATE | OPEN-COLLECTOR | |--------------------------------|------------|----------------| | 28-pin Ceramic DIP 600mil-wide | 82S100/BXA | 82S101/BXA | | 28-pin Ceramic Flat Pack | 82S100/BYA | 82S101/BYA | | 28-pin Ceramic LLCC | 82S100/B3A | 82S101/B3A | 82\$100/101 #### **FPLA LOGIC DIAGRAM** #### **FUNCTIONAL DIAGRAM** #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | | |------------------|-----------------------------|-------------|-----------------|--| | Vcc | Power supply voltage | +7 | V <sub>DC</sub> | | | Vi | Input voltage | +10.0 | V <sub>DC</sub> | | | Vo | Output voltage | +5.5 | VDC | | | l <sub>l</sub> | Input currents | -30 to +30 | mA | | | l <sub>o</sub> | Output currents | +100 | mA | | | TA | Operating Temperature range | -55 to +125 | °C | | | T <sub>STG</sub> | Storage Temperature range | -65 to +150 | °C | | 82S100/101 ### DC ELECTRICAL CHARACTERISTICS -55°C $\leq T_A \leq +125$ °C, 4.5V $\leq V_{CC} \leq 5.5$ V | SYMBOL | PARAMETER | TEST CONDITIONS <sup>3</sup> | | LIMITS | | | | |---------------------|---------------------------------------------|---------------------------------------|-------------|--------------------------|----------|----------|--| | | | | Min | Min Typ <sup>5</sup> Max | | 7 | | | Input Voltag | ge | | | 1 | | | | | VIH | High | V <sub>CC</sub> = 5.5V | 2.0 | | | V | | | V <sub>IL</sub> | Low | V <sub>CC</sub> = 4.5V | ŀ | | 0.8 | V | | | V <sub>iK</sub> | Clamp <sup>4</sup> | $V_{CC} = 4.5V, I_{1} = -18mA$ | | -0.8 | -1.2 | ٧ | | | Output Volt | age | | <del></del> | ·A | <b>.</b> | | | | | | V <sub>CC</sub> = 4.5V | | | | V | | | V <sub>OH</sub> | High (82S100) <sup>5, 10</sup> | l <sub>OH</sub> = -2m <b>A</b> | 2.4 | Į | | V | | | V <sub>OL</sub> | Low <sup>6</sup> | l <sub>OL</sub> = 9.6mA | ľ | 0.35 | 0.5 | v | | | Input Curre | nt | | <u> </u> | <del></del> | | | | | | | V <sub>CC</sub> = 5.5V | | ] | | | | | I <sub>IH</sub> | High | V <sub>I</sub> = 5.5V | | <1 | 50 | μА | | | _I <sub>IL</sub> | Low | V <sub>i</sub> = 0.45V | | -10 | -150 | μΑ | | | Output Cur | rent | · · · · · · · · · · · · · · · · · · · | | <u> </u> | | <b>,</b> | | | | | CE = HIGH, V <sub>CC</sub> = Max | | T | | | | | I <sub>O(OFF)</sub> | Hi-Z State | V <sub>O</sub> = 5.5V | | 1 | 60 | μΑ | | | | (82S100) | $V_{O} = 0.45V$ | | -1 | -60 | μА | | | los | Short circuit (82S100)4, 7, 10 | CE = LOW, VO = 0V | -15 | ' | -85 | mA | | | Icc | V <sub>CC</sub> supply current <sup>8</sup> | $V_{CC} = 5.5V$ | ,,, | 120 | 180 | mA | | | Capacitanc | 89 | | | | 1.55 | | | | | | CE = HIGH | | | | | | | | | V <sub>CC</sub> = 5.0V | | | | | | | CIN | Input | $V_1 = 2.0V$ | | 8 | 13 | ρF | | | COUT | Output | V <sub>O</sub> = 2.0V | | 17 | 22 | pF | | ### AC ELECTRICAL CHARACTERISTICS -55°C ≤ T<sub>A</sub> ≤ +125°C, 4.5V ≤ V<sub>CC</sub> ≤ 5.5V | SYMBOL PARAMETER | PARAMETER | то | FROM | LIMITS | | | UNIT | |------------------|---------------------|--------|-------------|--------|------------------|----------|---------------------------------------| | | | | | Min | Typ <sup>5</sup> | Max | | | Propagati | on Delay | | <del></del> | | | <u> </u> | · · · · · · · · · · · · · · · · · · · | | T <sub>PD</sub> | Input <sup>11</sup> | Output | Input | T | 35 | 80 | ns | | T <sub>CE</sub> | Chip enable | Output | Chip enable | | 15 | 40 | 110 | | Disable Ti | me | | <u> </u> | _1 | 1 | | | | T <sub>CD</sub> | Chip disable | Output | Chip enable | 1 | 15 | 40 | ns | #### NOTES: - 1. Stresses above those listed under Absolute Maximum Ratings may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other conditions above those indicated in the operational and programming specification of the device is not implied. - All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. All voltage values are with respect to network ground terminal. - 4. Test one pin at a time. - 5. Measured with V<sub>IL</sub> applied to CE and a logic high stored. - 6. Measured with a programmed logic condition for which the output test is at a low logic level. Output sink current is applied through a resistor to V<sub>CC</sub>. 7. Duration of short circuit should not exceed 1 second. - 8. $I_{CC}$ is measured with the chip enable input at a logic high, $1_1-1_{15} = GND$ . - 9. Guaranteed, but not tested. - 10. On unprogrammed device apply 10V 1<sub>1</sub>-l<sub>15</sub>. - 11. Not testable on unprogrammed device. #### LOGIC PROGRAMMING The FPLA can be programmed by means of Logic programming equipment. With Logic programming, the AND/OR/EX-OR gate input connections necessary to implement the desired logic function are coded directly from logic equations using the Program Table. In this Table, the logic state or action of variables I, P and F, associated with each Sum Term $S_n$ , is assigned a symbol which results in the proper fusing pattern of corresponding link pairs, defined as follows: #### **OUTPUT POLARITY - (F)** #### "AND" ARRAY - (I) #### "OR" ARRAY - (F) #### NOTES: - 12. This is the initial unprogrammed state of all links. - 13. Any gate P<sub>n</sub> will be unconditionally inhibited if any one of its (I) link pairs is left intact. 82\$100/101 #### **TIMING DEFINITIONS** | SYMBOL | PARAMETER | |-----------------|------------------------------------------------------------------------------------------------------------| | t <sub>CE</sub> | Delay between beginning of<br>Chip Enable Low (with input<br>valid) and when Data Output<br>becomes valid. | | T <sub>CD</sub> | Delay between when Chip Enable becomes High and Data Output is in Off-state (Hi-Z or High). | | T <sub>PD</sub> | Delay between beginning of valid input (with Chip Enable Low) and when Data Output becomes valid. | #### **VIRGIN STATE** The 82S100/101 virgin devices are factory shipped in an unprogrammed state, characterized by: - 1. All internal Ni-Cr links are intact. - Each product term (P-term) contains both True and Complement values of every input variable I (P-terms always logically "false"). - 3. The "OR" Matrix contains all 48 P-terms. - 4. The polarity of each output is set to active-High (Fp function). - 5. All outputs are at a Low logic level. #### **TEST LOAD CIRCUITS** #### **TIMING DIAGRAM** ### **VOLTAGE WAVEFORM** # **Signetics** # Packaging Information T.90-20 #### **Military Products** #### SIGNETICS STANDARD PACKAGE DESCRIPTIONS All Military package case outlines and physical Au military package case outlines and physical dimensions conform with the current revision MIL-M-38510, Appendix C, except for package types which are not included in that specification. The physical dimensions for standard package types which are not included in Appendix C are included herein in Appendix C format. Case outline letters are assigned to these packages according to JEDEC Publication 101 as follows: - Leadless chip carriers - Dual-in-line packages Flat packages - All other configurations A case outline suffix number is assigned herein for identification purposes only, and is not marked on the product. Signetics Military products are offered in a wide range of package configurations to optimally fit our customer needs. - Dual-in-line Packages; Frit glass sealed CERDIP (F package family) with 8-40 leads, and side-brazed ceramic (I package family) with 48-64 leads. - Flat Packages; Frit glass sealed alumina CERPAC (W package family) with 14-28 leads, and brazed leaded ceramic (Q package family) with 52 leads. - Ceramic Chip Carriers; triple laminated, metal-lidded LCC (G package family) with 20-68 terminals. - Pin Grid Array; metal-lidded ceramic pin grid (P package family) with 68-100 leads. - · Shown in Table 1 are the case outline letters assigned according to Appendix C of MIL-M-38510 and JEDEC publication 101. Unless otherwise noted, all package types are Configuration 1 and all lead finishes are hot solder dip Finish "A". Tahla 1 | Package Description | Type Designation | Case Outline | Theta-JC °C/Watt4 | |---------------------|-------------------|--------------------------------------------------------------|----------------------| | 8DIP3 | D-4 | Р | 28 | | BUIFS | Ď-1 | C | 28 | | 14DIP3 | D-1 | Ě | 28 | | 16DIP3 | D-2 | ∵ . | 28 | | 18DIP3 | D-6 | Y · | 28 ·<br>28 | | 20DIP3 | D-8 | R. | 20 | | 22DIP4 | D-7 | W | 28<br>28 | | 24DIP3 | D-9 | L_ | 28 | | 24DIP4 | D-11 | X <sub>2</sub> | 28 | | 24DIP6 | D-3 | · J | 28 | | 28DIP6 | D-10 | X²<br>Q<br>X²<br>X²<br>X² | 28 | | 40DIP6 - | D-5 | ä | 28<br>28<br>28<br>28 | | | D-14 <sup>1</sup> | X <sup>2</sup> | 28 | | 48DIP6 | D-12 <sup>1</sup> | | l 28 | | 50DIP9 | D-12; | | 28 | | 64DIP9 | D-13 <sup>1</sup> | | | | 14FLAT | F-2 | D<br>F<br>9<br>8<br>K<br>Y <sup>2</sup><br>Y <sup>2</sup> | 22 | | 16FLAT | F-5 | F | 22 | | 18FLAT | F-10 | Y <sup>2</sup> | 22 | | 20FLAT | F-9 | S | 22<br>22 | | | F-6 | l ĸ | 22 | | 24FLAT | | l ÿ2 | 22<br>22 | | 28FLAT | F-11 | l v2 | 22 | | 52FLAT | Y-11 | | | | 18LLCC | C-9 | U <sup>2</sup> | 20 | | 20LLCC | C-23 | 2<br>3<br>U <sup>2</sup><br>U <sup>2</sup><br>U <sup>2</sup> | 20 | | 28LLCC | C-43 | 3 | 20 | | 32LLCC | C-12 | U <sup>2</sup> | 20<br>20 | | 44LLCC | i č.s | U <sup>2</sup> | ] 20 | | | C-5<br>C-7 | Ü2 - | 20 | | 68LLCC | | | <del></del> | | 68PGA | P-AB | Z <sup>2</sup><br>Z <sup>2</sup> | 20<br>20 | | 84PGA | P-AB | Z <sup>z</sup> | 20 | #### NOTES: NOTES: 1. Configuration 2. 2. Per JEDEC publication 101. 3. Dimension A (LLCC thickness) is 75mils maximum. 4. See RADC test report RADC-TR-86-97 for thermal resistance confidence and derating. January 1990 ### **Packaging Information** ### **CASE OUTLINES Y (FLAT PACKAGES)** #### NOTES: - A lead tab (enlargement) or index dot is located within the shaded area shown at Pin 1. Other pin numbers proceed sequentially from Pin 1 counterclockwise (as viewed from the top of the device). - 2. This dimension allows for off-center lid, meniscus, and glass overrun. - 3. The reference pin spacing is 0.050 between centerlines. Each pin centerline is located within ± 0.005 of its logitudinal position relative to the first and last pin numbers. 4. This dimension is measured at the point of exit of the lead - body. - This dimension applied to all four corner pins. Lead dimensions include 0.003 inch allowance for hot solder dip lead finish. | OUTLINE | Y1 | | | 1 | |---------------|-----------|--------|-------|---| | CONFIGURATION | 2 | | 1 | l | | NO. LEADS | 52 | | NOTES | | | SIG. PKG. | QP | | 10123 | l | | SYMBOL | INC | INCHES | | | | - STMBOL | Min | Max | 1 | l | | Α | 0.045 | 0.100 | | ĺ | | b | 0.015 | 0.026 | 6 | ı | | c | 0.008 | 0.015 | 6 | l | | D | 1.330 | | 2 | l | | E | 0.620 | 0.660 | | | | Ð | 0.050 BSC | | 3 | | | L. | 0.250 | 0.370 | . | | | Q | 0.054 | 0.0666 | 4 | ĺ | | <b>S</b> . | ÷ | 0.045 | 5 | | | <b>S</b> 1 | 0.005 | - | 5 | | January 1990 Signetics Military Products T-90-20 ### **Packaging Information** CASE OUTLINES X (DUAL IN-LINE PACKAGES) - 1. An index notch is located within the shaded area shown. Pin 1 is adjacent to the notch to the immediate left (as viewed from the top of the device) and other pin numbers proceed sequentially from Pin 1 counterclockwise. - 2. The minimum limit for Dimension b1 is 0.023 inches for all four corner pins. - The minimum limit for small states of the leads for Configuration 2. This dimension is measured at the centerline of the leads for Configuration 2. - 5. The reference pin spacing is 0.100 between centerlines. Each pin centerline is located within $\pm 0.010$ of its longitudinal position relative to the first and last pin numbers. 6. This dimension is measured from the seating plane to the base plane. - 7. This dimension applies to all four corner pins. - 8. Lead dimensions include 0.003 inch allowance for hot solder dip lead finish. aloaded from Elcodis.com electronic components distributor D ### **Packaging Information** T-90-20 #### LEADLESS CHIP CARRIER (LLCC) PINOUTS 24-Lead Logic Pinout for 28 Terminal Chip Carrier 28-Lead Pinout for 28 Terminal Chip Carrier for all Device Types 24-Lead Memory Pinout for 28 Terminal Chip Carrier - ☐ = Chip Carrier Terminal Number - O = Dual In-Line Lead Number - NC = No Connect 22-Lead Memory Pinout for 28 Terminal Chip Carrier January 1990