# Flash Memory 32M (×16) Flash Memory + 8M(×16) SRAM (Model No.: LRS1383F) Spec No.: MFM2-J14424 Issue Date: April 26,2002 #### LRS1383F - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - Office electronics - Instrumentation and measuring equipment - · Machine tools - · Audiovisual equipment - Home appliance - Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - Traffic control systems - Gas leak detectors and automatic cutoff devices - Rescue and security equipment - Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - Communications equipment for trunk lines - Control equipment for the nuclear power industry - Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. #### LRS1383F 1 | Contents | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. Description. 2 | | 2. Pin Configuration. 3 | | 3. Truth Table 5 3.1 Bus Operation 5 3.2 Simultaneous Operation Modes Allowed with Four Planes 6 | | 4. Block Diagram | | 5. Command Definitions for Flash Memory 8 5.1 Command Definitions 8 5.2 Identifier Codes for Read Operation 10 5.3 Functions of Block Lock and Block Lock-Down 11 5.4 Block Locking State Transitions upon Command Write 11 5.5 Block Locking State Transitions upon F-WP Transition 12 | | 6. Status Register Definition | | 7. Memory Map for Flash Memory | | 8. Absolute Maximum Ratings | | 9. Recommended DC Operating Conditions | | 10. Pin Capacitance | | 11. DC Electrical Characteristics 18 | | 12. AC Electrical Characteristics for Flash Memory 20 12.1 AC Test Conditions 20 12.2 Read Cycle 20 12.3 Write Cycle (F-WE/F-CE Controlled) 21 12.4 Block Erase, Full Chip Erase, (Page Buffer) Program Performance 22 12.5 Flash Memory AC Characteristics Timing Chart 23 12.6 Reset Operations 26 | | 13. AC Electrical Characteristics for SRAM 27 13.1 AC Test Conditions 27 13.2 Read Cycle 27 13.3 Write Cycle 28 13.4 SRAM AC Characteristics Timing Chart 29 | | 14. Data Retention Characteristics for SRAM | | 15. Notes | | 16. Flash Memory Data Protection | | 17. Design Considerations | | 18. Related Document Information | | | LRS1383F 2 1. Description The LRS1383F is a combination memory organized as 2,097,152 x16 bit flash memory and 524,288 x16 bit static RAM in one package. Features 2.7V to 3.3V - Power supply - Operating temperature -25°C to +85°C - Not designed or rated as radiation hardened - 72pin CSP (LCSP072-P-0811) plastic package - Flash memory has P-type bulk silicon, and SRAM has P-type bulk silicon Flash Memory - Access Time 85 ns (Max.) 25 mA (Max. t<sub>CYCLE</sub> = 200ns, CMOS Input) Word write 60 mA (Max.) Block erase 30 mA (Max.) Reset Power-Down 25 μΑ (Max. F- $\overline{RST}$ = GND ± 0.2V, $I_{OUT}(F-RY/\overline{BY}) = 0mA)$ Standby (Max. $F-\overline{CE} = F-\overline{RST} = F-V_{CC} \pm 0.2V$ ) 25 μΑ - Optimized Array Blocking Architecture Eight 4K-word Parameter Blocks Sixty-Three 32K-word Main Blocks **Bottom Parameter Location** - Extended Cycling Capability 100,000 Block Erase Cycles $(F-V_{pp} = 1.65V \text{ to } 3.3V)$ 1,000 Block Erase Cycles and total 80 hours (F- $V_{PP} = 11.7V$ to 12.3V) - Enhanced Automated Suspend Options Word Write Suspend to Read Block Erase Suspend to Word Write Block Erase Suspend to Read SRAM - Access Time 70 ns (Max.) - Power Supply current Operating current 50 mA $(Max. t_{RC}, t_{WC} = Min.)$ 8 mA (Max. $t_{RC}$ , $t_{WC} = 1\mu s$ , CMOS Input) Standby current $25\,\mu A$ (Max.) Data retention current 25 μΑ $(Max. S-V_{CC} = 3.0V)$ #### 2. Pin Configuration - INDEX (TOP View) 2 3 4 5 7 8 9 10 11 12 1 6 GND NC NC (F-A20 **A**11 A15 A14 A13 A12 NC NC NC DQ15 (s-WE (DQ14) DQ7 В **A**8 A10 **A**9 DQ13 DQ4 C DQ6 DQ5 NC RY/BY (F-RST DQ12 D (GND $T_1$ $T_2$ S-CE2 (S-Vcc DQ11 DQ10 Т3 DQ2 DQ3 Ε DQ9 S-UB S-OE NC DQ0 F S-LB DQ8 DQ1 **A**7 A6 **A**3 $\mathbf{A}_{2}$ S-CE G F-CE $(F-\overline{OE})$ GND Η $A_0$ NC Note) From T<sub>1</sub> to T<sub>3</sub> pins are needed to be open. Note) From T1 to T3 pins are needed to be open Two NC pins at the corner are connected. Do not float any GND pins. #### LRS1383F | Pin | Description | Туре | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | $A_0$ to $A_{16}$ , $A_{18}$ | Address Inputs (Common) | Input | | F-A <sub>17</sub> ,<br>F-A <sub>19</sub> , F-A <sub>20</sub> | Address Inputs (Flash) | Input | | S-A <sub>17</sub> | Address Input (SRAM) | Input | | F-CE | Chip Enable Input (Flash) | Input | | $S-\overline{CE}_1$ , $S-CE_2$ | Chip Enable Inputs (SRAM) | Input | | F-WE | Write Enable Input (Flash) | Input | | S-WE | Write Enable Input (SRAM) | Input | | F- <del>OE</del> | Output Enable Input (Flash) | Input | | S- <del>OE</del> | Output Enable Input (SRAM) | Input | | $S-\overline{ ext{LB}}$ | SRAM Byte Enable Input (DQ <sub>0</sub> to DQ <sub>7</sub> ) | Input | | S-ŪB | SRAM Byte Enable Input (DQ <sub>8</sub> to DQ <sub>15</sub> ) | Input | | F-RST | $ \begin{array}{c} \text{Reset Power Down Input (Flash)} \\ \text{Block erase and Write : V}_{\text{IH}} \\ \text{Read : V}_{\text{IH}} \\ \text{Reset Power Down : V}_{\text{IL}} \end{array} $ | Input | | F-WP | Write Protect Input (Flash) When $F-\overline{WP}$ is $V_{IL}$ , locked-down blocks cannot be unlocked. Erase or program operation can be executed to the blocks which are not locked and locked-down. When $F-\overline{WP}$ is $V_{IH}$ lock-down is disabled. | Input | | F-RY/BY | Ready/Busy Output (Flash) During an Erase or Write operation : V <sub>OL</sub> Block Erase and Write Suspend : High-Z (High impedance) | Open Drain<br>Output | | DQ <sub>0</sub> to DQ <sub>15</sub> | Data Inputs and Outputs (Common) | Input / Output | | $F-V_{CC}$ | Power Supply (Flash) | Power | | S-V <sub>CC</sub> | Power Supply (SRAM) | Power | | F-V <sub>PP</sub> | Monitoring Power Supply Voltage (Flash) Block Erase and Write: F-V <sub>PP</sub> = V <sub>PPH1/2</sub> All Blocks Locked: F-V <sub>PP</sub> < V <sub>PPLK</sub> | Input | | GND | GND (Common) | Power | | NC | Non Connection | - | | T <sub>1</sub> to T <sub>3</sub> | Test pins (Should be all open) | - | Downloaded from **Elcodis.com** electronic components distributor #### 3. Truth Table #### 3.1 Bus Operation<sup>(1)</sup> | Das op | orunon. | | | | | | | | | | | | | | |---------------------|---------|---------|------|-------|------|------|---------------------|-------------------|------|------|------------------|------|---------------------------------------|--------| | Flash | SRAM | Notes | F-CE | F-RST | F-OE | F-WE | $S-\overline{CE}_1$ | S-CE <sub>2</sub> | S-OE | S-WE | S- <del>LB</del> | S-UB | $\mathrm{DQ}_0$ to $\mathrm{DQ}_{15}$ | | | Read | | 3,5 | | | L | | | | | | | | (7) | | | Output<br>Disable | Standby | 5 | L | Н | Н | Н | (8 | 3) | X | X | (3 | 3) | High-Z | | | Write | | 2,3,4,5 | | | | L | | | | | | | $D_{IN}$ | | | | Read | 5 | | | | | | | L | Н | | (9 | 9) | | | Standby | Output | 5 | Н | Н | X | X | L | Н | Н | Н | X | X | High-Z | | | Standby | Disable | 3 | , 11 | 11 | Λ | Λ | L | J 11 | X | X | Н | Н | riigii-Z | | | | Write | 5 | | | | | | | | L | | (9 | 9) | | | | Read | 5,6 | | | | | | | L | Н | | (9 | 9) | | | Reset Power | Output | put 5.0 | 5,6 | X | L | X | X | L | Н | Н | Н | X | X | High-Z | | Down | Disable | 3,0 | Λ | L | Λ | Λ | L | 11 | X | X | Н | Н | riigii-Z | | | | Write | 5,6 | | | | | | | X | L | | (9 | 9) | | | Standby | | 5 | Н | Н | | | | | | | | | | | | Reset Power<br>Down | Standby | 5,6 | X | L | X | X | (8) | (8) | (8) | X | X | (8) | | High-Z | | | | | | | | | | | | | | | | | #### Notes: - 1. $L = V_{IL}$ , $H = V_{IH}$ , X = H or L, High-Z = High impedance. Refer to the DC Characteristics. - 2. Command writes involving block erase, (page buffer) program are reliably executed when F-V<sub>PP</sub> = V<sub>PPH1/2</sub> and F-V<sub>CC</sub> = 2.7V to 3.3V. Command writes involving full chip erase is reliably executed when $F-V_{PP}=V_{PPH1}$ and $F-V_{CC}=2.7V$ to 3.3V. Block erase, full chip erase, (page buffer) program with $F-V_{PP} < V_{PPH1/2}$ (Min.) produce spurious results and should not be attempted. - 3. Never hold $F-\overline{OE}$ low and $F-\overline{WE}$ low at the same timing. - 4. Refer Section 5. Command Definitions for Flash Memory valid $D_{IN}$ during a write operation. - 5. F- $\overline{WP}$ set to $V_{IL}$ or $V_{IH}$ . - 6. Electricity consumption of Flash Memory is lowest when $F-\overline{RST} = GND \pm 0.2V$ . #### 7. Flash Read Mode | Mode | Address | $\mathrm{DQ}_0$ to $\mathrm{DQ}_{15}$ | | |-----------------------|-----------------------|---------------------------------------|--| | Read Array | X | $D_{OUT}$ | | | Read Identifier Codes | See 5.2 | See 5.2 | | | Read Query | Refer to the Appendix | Refer to the Appendix | | #### 8. SRAM Standby Mode | or statist stander istode | | | | | | | | | |---------------------------|-------------------|------------------|------|--|--|--|--|--| | $S-\overline{CE}_1$ | S-CE <sub>2</sub> | S- <del>LB</del> | S-UB | | | | | | | Н | X | X | X | | | | | | | X | L | X | X | | | | | | | X | X | Н | Н | | | | | | ## 9. S-UB, S-LB Control Mode | S- <del>LB</del> | S-UB | DQ <sub>0</sub> to DQ <sub>7</sub> | $\mathrm{DQ}_8$ to $\mathrm{DQ}_{15}$ | |------------------|------|----------------------------------------------------------|---------------------------------------| | L | L | $\mathrm{D}_{\mathrm{OUT}}$ | D <sub>OUT</sub> /D <sub>IN</sub> | | L | Н | $\mathrm{D}_{\mathrm{OUT}}$ / $\mathrm{D}_{\mathrm{IN}}$ | High-Z | | Н | L | High-Z | D <sub>OUT</sub> /D <sub>IN</sub> | 3.2 Simultaneous Operation Modes Allowed with Four Planes $^{(1,\,2)}$ | THEN THE MODES ALLOWED IN THE OTHER PARTITION IS: | | | | | | S: | | | | | |---------------------------------------------------|---------------|---------|----------------|---------------|-----------------|---------------------------|----------------|--------------------|--------------------|---------------------------| | IF ONE PARTITION IS: | Read<br>Array | Read ID | Read<br>Status | Read<br>Query | Word<br>Program | Page<br>Buffer<br>Program | Block<br>Erase | Full Chip<br>Erase | Program<br>Suspend | Block<br>Erase<br>Suspend | | Read Array | X | X | X | X | X | X | X | | X | X | | Read ID | X | X | X | X | X | X | X | | X | X | | Read Status | X | X | X | X | X | X | X | X | X | X | | Read Query | X | X | X | X | X | X | X | | X | X | | Word Program | X | X | X | X | | | | | | X | | Page Buffer<br>Program | X | X | X | X | | | | | | X | | Block Erase | X | X | X | X | | | | | | | | Full Chip Erase | | | X | | | | | | | | | Program<br>Suspend | X | X | X | X | | | | | | X | | Block Erase<br>Suspend | X | X | X | X | X | X | | | X | | - 1. "X" denotes the operation available. - 2. Configurative Partition Dual Work Restrictions: Status register reflects partition state, not WSM (Write State Machine) state this allows a status register for each partition. Only one partition can be erased or programmed at a time no command queuing. Commands must be written to an address within the block targeted by that command. #### 5. Command Definitions for Flash Memory<sup>(11)</sup> #### 5.1 Command Definitions | | Bus | | F | First Bus Cycl | le | Se | econd Bus Cyc | cle | |--------------------------------------------------|-----------------|---------|---------------------|------------------------|---------------------|---------------------|------------------------|---------------------| | Command | Cycles<br>Req'd | Notes | Oper <sup>(1)</sup> | Address <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Address <sup>(2)</sup> | Data <sup>(3)</sup> | | Read Array | 1 | 2 | Write | PA | FFH | | | | | Read Identifier Codes | ≥2 | 2,3,4 | Write | PA | 90H | Read | IA | ID | | Read Query | ≥2 | 2,3,4 | Write | PA | 98H | Read | QA | QD | | Read Status Register | 2 | 2,3 | Write | PA | 70H | Read | PA | SRD | | Clear Status Register | 1 | 2 | Write | PA | 50H | | | | | Block Erase | 2 | 2,3,5 | Write | BA | 20H | Write | BA | D0H | | Full Chip Erase | 2 | 2,5,9 | Write | X | 30H | Write | X | D0H | | Program | 2 | 2,3,5,6 | Write | WA | 40H or<br>10H | Write | WA | WD | | Page Buffer Program | ≥4 | 2,3,5,7 | Write | WA | E8H | Write | WA | N-1 | | Block Erase and (Page Buffer)<br>Program Suspend | 1 | 2,8,9 | Write | PA | ВОН | | | | | Block Erase and (Page Buffer)<br>Program Resume | 1 | 2,8,9 | Write | PA | D0H | | | | | Set Block Lock Bit | 2 | 2 | Write | BA | 60H | Write | BA | 01H | | Clear Block Lock Bit | 2 | 2,10 | Write | BA | 60H | Write | BA | D0H | | Set Block Lock-down Bit | 2 | 2 | Write | BA | 60H | Write | BA | 2FH | | Set Partition Configuration<br>Register | 2 | 2,3 | Write | PCRC | 60H | Write | PCRC | 04H | #### Notes: - 1. Bus operations are defined in 3.1 Bus Operation. - 2. The address which is written at the first bus cycle should be the same as the address which is written at the second bus cycle. X=Any valid address within the device. PA=Address within the selected partition. IA=Identifier codes address (See 5.2 Identifier Codes for Read Operation). QA=Query codes address. Refer to the LH28F320BF, LH28F640BF, LH28F128BF series Appendix for details. BA=Address within the block being erased, set/cleared block lock bit or set block lock-down bit. WA=Address of memory location for the Program command or the first address for the Page Buffer Program command. PCRC=Partition configuration register code presented on the address $A_0$ - $A_{15}$ . - 3. ID=Data read from identifier codes (See 5.2 Identifier Codes for Read Operation). - QD=Data read from query database. Refer to the LH28F320BF, LH28F640BF, LH28F128BF series Appendix for details. SRD=Data read from status register. See 6. Status Register Definition for a description of the status register bits. - WD=Data to be programmed at location WA. Data is latched on the rising edge of $F-\overline{WE}$ or $F-\overline{CE}$ (whichever goes high first). N-1=N is the number of the words to be loaded into a page buffer. - 4. Following the Read Identifier Codes command, read operations access manufacturer code, device code, block lock configuration code, partition configuration register code (See 5.2 Identifier Codes for Read Operation). The Read Query command is available for reading CFI (Common Flash Interface) information. - 5. Block erase, full chip erase or (page buffer) program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when $F-\overline{RST}$ is $V_{IH}$ . - 6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup. - 7. Following the third bus cycle, inputs the program sequential address and write data of "N" times. Finally, input the any valid address within the target partition to be programmed and the confirm command (D0H). Refer to the LH28F320BF, LH28F640BF, LH28F128BF series Appendix for details. | 9.<br>10 | If the program operation in one partition is suspended and the erase operation in other partition is also suspended, the suspended program operation should be resumed first, and then the suspended erase operation should be resumed next. Full chip erase operation can not be suspended. Description: Following the Clear Block Lock Bit command, block which is not locked-down is unlocked when $F-\overline{WP}$ is $V_{IL}$ . When $F-\overline{WP}$ is $V_{IH}$ , lock-down bit is disabled and the selected block is unlocked regardless of lock-down configuration. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | #### 5.2 Identifier Codes for Read Operation | | Code | Address $[A_{15}\text{-}A_0]^{(4)}$ | Data<br>[DQ <sub>15</sub> -DQ <sub>0</sub> ] | Notes | |-------------------------------|----------------------------------|-------------------------------------|----------------------------------------------|-------| | Manufacturer Code | Manufacturer Code | H0000 | 00B0H | | | Device Code | 32M Bottom Parameter Device Code | 0001H | 00B5H | 1 | | | Block is Unlocked | | $DQ_0 = 0$ | 2 | | | Block is Locked | Block | $DQ_0 = 1$ | 2 | | Block Lock Configuration Code | Block is not Locked-Down | Address<br>+ 2 | $DQ_1 = 0$ | 2 | | | Block is Locked-Down | | $DQ_1 = 1$ | 2 | | Device Configuration Code | Partition Configuration Register | 0006Н | PCRC | 3 | #### Notes: - 1. Bottom parameter device has its parameter blocks in the plane 0 (The lowest address). - 2. $DQ_{15}$ - $DQ_2$ is reserved for future implementation. - 3. PCRC=Partition Configuration Register Code. - The address A<sub>20</sub>-A<sub>16</sub> are shown in below table for reading the manufacturer, device, lock configuration, device configuration code. The address to read the identifier codes is dependent on the partition which is selected when writing the Read Identifier Codes command (90H). See Chapter 6. Partition Configuration Register Definition (P.15) for the partition configuration register. #### Identifier Codes for Read Operation on Partition Configuration (32M-bit device) | Partit | ion Configuration Re | gister | Address (32M-bit device) | |--------|----------------------|--------|--------------------------| | PCR.10 | PCR.9 | PCR.8 | $[A_{20}$ - $A_{16}]$ | | 0 | 0 | 0 | 00H | | 0 | 0 | 1 | 00H or 08H | | 0 | 1 | 0 | 00H or 10H | | 1 | 0 | 0 | 00H or 18H | | 0 | 1 | 1 | 00H or 08H or 10H | | 1 | 1 | 0 | 00H or 10H or 18H | | 1 | 0 | 1 | 00H or 08H or 18H | | 1 | 1 | 1 | 00H or 08H or 10H or 18H | #### 5.3 Functions of Block Lock and Block Lock-Down | | | (2) | | | | |----------------------|------|--------------|--------------|-------------------|--------------------------------------| | State | F-WP | $DQ_1^{(1)}$ | $DQ_0^{(1)}$ | State Name | Erase/Program Allowed <sup>(2)</sup> | | [000] | 0 | 0 | 0 | Unlocked | Yes | | [001] <sup>(3)</sup> | 0 | 0 | 1 | Locked | No | | [011] | 0 | 1 | 1 | Locked-down | No | | [100] | 1 | 0 | 0 | Unlocked | Yes | | [101] <sup>(3)</sup> | 1 | 0 | 1 | Locked | No | | [110] <sup>(4)</sup> | 1 | 1 | 0 | Lock-down Disable | Yes | | [111] | 1 | 1 | 1 | Lock-down Disable | No | #### Notes: - 1. $DQ_0 = 1$ : a block is locked; $DQ_0 = 0$ : a block is unlocked. $DQ_1 = 1$ : a block is locked-down; $DQ_1 = 0$ : a block is not locked-down. - 2. Erase and program are general terms, respectively, to express: block erase, full chip erase and (page buffer) program operations. - 3. At power-up or device reset, all blocks default to locked state and are not locked-down, that is, [001] (F-\overline{WP} = 0) or [101] (F-\overline{WP} = 1), regardless of the states before power-off or reset operation. - 4. When $F-\overline{WP}$ is driven to $V_{IL}$ in [110] state, the state changes to [011] and the blocks are automatically locked. #### 5.4 Block Locking State Transitions upon Command Write<sup>(4)</sup> | Current State | | | | Result after Lock Command Written (Next State) | | | | |---------------|------|--------|--------|------------------------------------------------|---------------------------|------------------------------|--| | State | F-WP | $DQ_1$ | $DQ_0$ | Set Lock <sup>(1)</sup> | Clear Lock <sup>(1)</sup> | Set Lock-down <sup>(1)</sup> | | | [000] | 0 | 0 | 0 | [001] | No Change | [011] <sup>(2)</sup> | | | [001] | 0 | 0 | 1 | No Change <sup>(3)</sup> | [000] | [011] | | | [011] | 0 | 1 | 1 | No Change | No Change | No Change | | | [100] | 1 | 0 | 0 | [101] | No Change | [111] <sup>(2)</sup> | | | [101] | 1 | 0 | 1 | No Change | [100] | [111] | | | [110] | 1 | 1 | 0 | [111] | No Change | [111] <sup>(2)</sup> | | | [111] | 1 | 1 | 1 | No Change | [110] | No Change | | - 1. "Set Lock" means Set Block Lock Bit command, "Clear Lock" means Clear Block Lock Bit command and "Set Lock-down" means Set Block Lock-Down Bit command. - 2. When the Set Block Lock-Down Bit command is written to the unlocked block ( $DQ_0 = 0$ ), the corresponding block is locked-down and automatically locked at the same time. - 3. "No Change" means that the state remains unchanged after the command written. - 4. In this state transitions table, assumes that $F-\overline{WP}$ is not changed and fixed $V_{IL}$ or $V_{IH}$ . ## 5.5 Block Locking State Transitions upon F- $\overline{WP}$ Transition<sup>(4)</sup> | D : Gt t | Current State | | | | Result after F-WP Transition (Next State) | | | |---------------------------------|---------------|------|--------|--------|---------------------------------------------|-------------------------------------------|--| | Previous State | State | F-WP | $DQ_1$ | $DQ_0$ | $F-\overline{WP} = 0 {\rightarrow} 1^{(1)}$ | $F-\overline{WP} = 1 \rightarrow 0^{(1)}$ | | | - | [000] | 0 | 0 | 0 | [100] | - | | | - | [001] | 0 | 0 | 1 | [101] | = | | | [110] <sup>(2)</sup> | [011] | 0 | 1 | 1 | [110] | - | | | Other than [110] <sup>(2)</sup> | [OII] | | | 1 | [111] | - | | | - | [100] | 1 | 0 | 0 | - | [000] | | | - | [101] | 1 | 0 | 1 | - | [001] | | | - | [110] | 1 | 1 | 0 | - | [011] <sup>(3)</sup> | | | - | [111] | 1 | 1 | 1 | - | [011] | | - 1. "F- $\overline{WP} = 0 \rightarrow 1$ " means that F- $\overline{WP}$ is driven to $V_{IH}$ and "F- $\overline{WP} = 1 \rightarrow 0$ " means that F- $\overline{WP}$ is driven to $V_{IL}$ . - 2. State transition from the current state [011] to the next state depends on the previous state. - 3. When F- $\overline{WP}$ is driven to $V_{IL}$ in [110] state, the state changes to [011] and the blocks are automatically locked. - 4. In this state transitions table, assumes that lock configuration commands are not written in previous, current and next state. LRS1383F 13 #### 6. Status Register Definition #### Status Register Definition | R | R | R | R | R | R | R | R | |------|------|--------|------|------|-------|-----|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | WSMS | BESS | BEFCES | PBPS | VPPS | PBPSS | DPS | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ## SR.15 - SR.8 = RESERVED FOR FUTURE ENHANCEMENTS (R) #### SR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy #### SR.6 = BLOCK ERASE SUSPEND STATUS (BESS) 1 = Block Erase Suspended 0 = Block Erase in Progress/Completed ## SR.5 = BLOCK ERASE AND FULL CHIP ERASE STATUS (BEFCES) 1 = Error in Block Erase or Full Chip Erase 0 = Successful Block Erase or Full Chip Erase #### SR.4 = (PAGE BUFFER) PROGRAM STATUS (PBPS) 1 = Error in (Page Buffer) Program 0 = Successful (Page Buffer) Program #### $SR.3 = F-V_{PP} STATUS (VPPS)$ $1 = F-V_{PP}$ LOW Detect, Operation Abort $0 = F - V_{PP} OK$ #### SR.2 = (PAGE BUFFER) PROGRAM SUSPEND STATUS (PBPSS) 1 = (Page Buffer) Program Suspended 0 = (Page Buffer) Program in Progress/Completed #### SR.1 = DEVICE PROTECT STATUS (DPS) 1 = Erase or Program Attempted on a Locked Block, Operation Abort 0 = Unlocked #### Notes: Status Register indicates the status of the partition, not WSM (Write State Machine). Even if the SR.7 is "1", the WSM may be occupied by the other partition when the device is set to 2, 3 or 4 partitions configuration. Check SR.7 or F-RY/ $\overline{BY}$ to determine block erase, full chip erase, (page buffer) program completion. SR.6 - SR.1 are invalid while SR.7="0". If both SR.5 and SR.4 are "1"s after a block erase, full chip erase, page buffer program, set/clear block lock bit, set block lock-down bit or set partition configuration register attempt, an improper command sequence was entered. SR.3 does not provide a continuous indication of F-V<sub>PP</sub> level. The WSM interrogates and indicates the F-V<sub>PP</sub> level only after Block Erase, Full Chip Erase, (Page Buffer) Program command sequences. SR.3 is not guaranteed to report accurate feedback when F-V<sub>PP</sub> $\neq$ V<sub>PPH1/2</sub> or V<sub>PPLK</sub>. SR.1 does not provide a continuous indication of block lock bit. The WSM interrogates the block lock bit only after Block Erase, Full Chip Erase, (Page Buffer) Program command sequences. It informs the system, depending on the attempted operation, if the block lock bit is set. Reading the block lock configuration codes after writing the Read Identifier Codes command indicates block lock bit status. SR.15 - SR.8 and SR.0 are reserved for future use and should be masked out when polling the status register. #### SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) LRS1383F 14 | | R | R | R | Register Definition | R | R | R | |-------------------------|-------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------| | R<br>15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | SMS | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <u> </u> | | | · · · · · · · · · · · · · · · · · · · | Notes: | <del>_</del> | | | | ER.7 = STAT<br>1 = Page | ESERVED FOR F<br>NHANCEMENT<br>E MACHINE ST<br>Buffer Program a<br>Buffer Program r | S (R) CATUS (SMS) vailable | | XSR.7="1" ind<br>XSR.7 is "0",<br>Buffer Program | Page Buffer<br>icates that the e<br>the command is<br>command (E8<br>uffer is available | ntered command<br>not accepted a<br>H) should be i | l is accepted<br>nd a next P | | SR.6-0 = RES | SERVED FOR FU | TURE ENHANG | CEMENTS (R) | XSR.15-8 and be masked out | XSR.6-0 are res<br>when polling the | erved for future<br>extended status | use and sho | | | | | | | | | | | | | Partiti | ion Configuratio | on Register Defi | nition | | | |---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------| | R | R | R | R | R | PC2 | PC1 | PC0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | R | R | R | R | R | R | R | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PCR.10-8 = PA 000 = No i 001 = Plar (de: 010 = Plar part 100 = Plar (de: 011 = Plar thre ope 110 = Plar | te partitions in ration is available no 0-1 are mergone partitions in ration is available no 1-2 are mergone | TS (R) FIGURATION ( al Work is not all into one partitic parameter devic 2-3 are merged i y. d into one partiti ameter device) ed into one partiti this configurati le between any t ed into one partiti this configurati le between any t ed into one partiti de dinto one partiti this configurati le between any t ed into one partiti this configurati | lowed. on. on. on. on. on. on. tition. There are on. Dual work wo partitions. ition. There are on. Dual work wo partitions. ition. There are on. Dual work wo partitions. ition. There are on. Dual work | Eac resp between PCR.7-0 = RES Notes: After power-up "001" in a be parameter device. See the table be PCR.15-11 and | h plane correctively. Dual ween any two particles or device resolution paramete ce. | TURE ENHANC<br>et, PCR10-8 (P<br>r device and " | each partition is available EMENTS (R) C2-0) is set to 100" in a to | #### Partition Configuration | PC2 PC1PC0 | PARTITIONING FOR DUAL WORK | PC2 PC1PC0 PARTITIONING FOR DUAL WOR | K | |------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | | PARTITION0 | PARTITION2 PARTITION1 PARTI | TION0 | | 0 0 0 | PLANE3 PLANE1 PLANE0 | PLANE | | | | PARTITION1 PARTITION0 | PARTITION2 PARTITION1 PARTITION( | ) | | 0 0 1 | PLANE3 PLANE1 PLANE1 | PLANE3 PLANE3 PLANE3 PLANE3 | | | | PARTITION1 PARTITION0 | PARTITION2 PARTITION1 PARTIT | ON0 | | 0 1 0 | PLANE3 PLANE1 PLANE0 | PLANE PLANE | | | | PARTITION1 PARTITION0 | PARTITION3 PARTITION2 PARTITION1 PART | ITION0 | | 1 0 0 | PLANE3 PLANE1 PLANE0 | PLANE3 PLANE3 PLANE3 | | #### 7. Memory Map for Flash Memory #### **Bottom Parameter** #### BLOCK NUMBER ADDRESS RANGE | | 70 | 32K-WORD | 1F8000h - 1FFFFFh | |-----------------------|----|----------|-------------------| | | 69 | 32K-WORD | 1F0000h - 1F7FFFh | | | 68 | 32K-WORD | 1E8000h - 1EFFFFh | | | 67 | 32K-WORD | 1E0000h - 1E7FFFh | | 圏 | 66 | 32K-WORD | 1D8000h - 1DFFFFh | | LA | 65 | 32K-WORD | 1D0000h - 1D7FFFh | | PLANE3 (UNIFORM PLANE | 64 | 32K-WORD | 1C8000h - 1CFFFFh | | ğ | 63 | 32K-WORD | 1C0000h - 1C7FFFh | | H | 62 | 32K-WORD | 1B8000h - 1BFFFFh | | 9 | 61 | 32K-WORD | 1B0000h - 1B7FFFh | | 贸 | 60 | 32K-WORD | 1A8000h - 1AFFFFh | | Y | 59 | 32K-WORD | 1A0000h - 1A7FFFh | | ~ | 58 | 32K-WORD | 198000h - 19FFFFh | | | 57 | 32K-WORD | 190000h - 197FFFh | | | 56 | 32K-WORD | 188000h - 18FFFFh | | | 55 | 32K-WORD | 180000h - 187FFFh | | | 54 | 32K-WORD | 178000h - 17FFFFh | |------------------------|----|----------|-------------------| | | 53 | 32K-WORD | 170000h - 177FFFh | | | 52 | 32K-WORD | 168000h - 16FFFFh | | | 51 | 32K-WORD | 160000h - 167FFFh | | N<br>N | 50 | 32K-WORD | 158000h - 15FFFFh | | LA | 49 | 32K-WORD | 150000h - 157FFFh | | PLANE2 (UNIFORM PLANE) | 48 | 32K-WORD | 148000h - 14FFFFh | | OR | 47 | 32K-WORD | 140000h - 147FFFh | | | 46 | 32K-WORD | 138000h - 13FFFFh | | [2] | 45 | 32K-WORD | 130000h - 137FFFh | | E E | 44 | 32K-WORD | 128000h - 12FFFFh | | LA | 43 | 32K-WORD | 120000h - 127FFFh | | | 42 | 32K-WORD | 118000h - 11FFFFh | | | 41 | 32K-WORD | 110000h - 117FFFh | | | 40 | 32K-WORD | 108000h - 10FFFFh | | | 39 | 32K-WORD | 100000h - 107FFFh | #### BLOCK NUMBER ADDRESS RANGE | | 38 | 32K-WORD | 0F8000h - 0FFFFFh | |-----------------------|----|----------|-------------------| | | 37 | 32K-WORD | 0F0000h - 0F7FFFh | | | 36 | 32K-WORD | 0E8000h - 0EFFFFh | | | 35 | 32K-WORD | 0E0000h - 0E7FFFh | | ŊĘ. | 34 | 32K-WORD | 0D8000h - 0DFFFFh | | PLANEI (UNIFORM PLANE | 33 | 32K-WORD | 0D0000h - 0D7FFFh | | MF | 32 | 32K-WORD | 0C8000h - 0CFFFFh | | OR | 31 | 32K-WORD | 0C0000h - 0C7FFFh | | NIE | 30 | 32K-WORD | 0B8000h - 0BFFFFh | | J (C) | 29 | 32K-WORD | 0B0000h - 0B7FFFh | | NE | 28 | 32K-WORD | 0A8000h - 0AFFFFh | | ΊΑ | 27 | 32K-WORD | 0A0000h - 0A7FFFh | | _ | 26 | 32K-WORD | 098000h - 09FFFFh | | | 25 | 32K-WORD | 090000h - 097FFFh | | | 24 | 32K-WORD | 088000h - 08FFFFh | | | 23 | 32K-WORD | 080000h - 087FFFh | | | 22 | 32K-WORD | 078000h - 07FFFFh | |-------------------------|----|----------|-------------------| | | 21 | 32K-WORD | 070000h - 077FFFh | | | 20 | 32K-WORD | 068000h - 06FFFFh | | | 19 | 32K-WORD | 060000h - 067FFFh | | | 18 | 32K-WORD | 058000h - 05FFFFh | | | 17 | 32K-WORD | 050000h - 057FFFh | | | 16 | 32K-WORD | 048000h - 04FFFFh | | R | 15 | 32K-WORD | 040000h - 047FFFh | | PLANEO (PARAMETER PLANE | 14 | 32K-WORD | 038000h - 03FFFFh | | 띪 | 13 | 32K-WORD | 030000h - 037FFFh | | 国 | 12 | 32K-WORD | 028000h - 02FFFFh | | AM | 11 | 32K-WORD | 020000h - 027FFFh | | λR | 10 | 32K-WORD | 018000h - 01FFFFh | | D (I | 9 | 32K-WORD | 010000h - 017FFFh | | | 8 | 32K-WORD | 008000h - 00FFFFh | | PL/ | 7 | 4K-WORD | 007000h - 007FFFh | | | 6 | 4K-WORD | 006000h - 006FFFh | | | 5 | 4K-WORD | 005000h - 005FFFh | | | 4 | 4K-WORD | 004000h - 004FFFh | | | 3 | 4K-WORD | 003000h - 003FFFh | | | 2 | 4K-WORD | 002000h - 002FFFh | | | 1 | 4K-WORD | 001000h - 001FFFh | | | 0 | 4K-WORD | 000000h - 000FFFh | #### 8. Absolute Maximum Ratings | Symbol | Parameter | Notes | Ratings | Unit | |-------------------|---------------------------|---------|------------------------------|------| | $V_{CC}$ | Supply voltage | 1,2 | -0.2 to +3.9 | V | | $V_{\mathrm{IN}}$ | Input voltage | 1,2,3,4 | -0.2 to V <sub>CC</sub> +0.3 | V | | $T_{\mathbf{A}}$ | Operating temperature | | -25 to +85 | °C | | $T_{STG}$ | Storage temperature | | -55 to +125 | °C | | F-V <sub>PP</sub> | F-V <sub>PP</sub> voltage | 1,3,5 | -0.2 to +12.6 | V | #### Notes: - 1. The maximum applicable voltage on any pins with respect to GND. - 2. Except F-V<sub>PP</sub>. - 3. -2.0V undershoot and $V_{CC}+2.0V$ overshoot are allowed when the pulse width is less than 20 nsec. - 4. $V_{IN}$ should not be over $V_{CC}$ +0.3V. - Applying 12V ±0.3V to F-V<sub>PP</sub> during erase/write can only be done for a maximum of 1000 cycles on each block. F-V<sub>PP</sub> may be connected to 12V ±0.3V for total of 80 hours maximum. +12.6V overshoot is allowed when the pulse width is less than 20 nsec. - 9. Recommended DC Operating Conditions $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C)$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | |-------------------|---------------------------------------------|-------|------|------|----------|------| | $V_{CC}$ | Supply Voltage | 2 | 2.7 | 3.0 | 3.3 | V | | V | F-V <sub>PP</sub> Voltage (Write Operation) | | 1.65 | | 3.3 | V | | $V_{\mathrm{PP}}$ | F-V <sub>PP</sub> Voltage (Read Operation) | | 0 | | 3.3 | V | | $V_{\mathrm{IH}}$ | Input Voltage | 1 | 2.2 | | Vcc +0.2 | V | | $V_{ m IL}$ | Input Voltage | | -0.2 | | 0.6 | V | #### Notes: - 1. $V_{CC}$ is the lower of F-V<sub>CC</sub> or S-V<sub>CC</sub>. - 2. $V_{CC}$ includes both F- $V_{CC}$ and S- $V_{CC}$ . #### 10. Pin Capacitance<sup>(1)</sup> $(T_A = 25^{\circ}C, f = 1MHz)$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Condition | |-----------|-------------------|-------|------|------|------|------|----------------| | $C_{IN}$ | Input capacitance | | | | 15 | pF | $V_{IN} = 0V$ | | $C_{I/O}$ | I/O capacitance | | | | 25 | pF | $V_{I/O} = 0V$ | #### Note 1. Sampled but not 100% tested. ## 11. DC Electrical Characteristics<sup>(1)</sup> #### DC Electrical Characteristics $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 2.7V \text{ to } 3.3V)$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Test Conditions | |---------------------------------------|---------------------------------------------------------------------------|---------|------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $I_{LI}$ | Input Leakage Current | | | | ±2 | μΑ | $V_{IN} = V_{CC}$ or GND | | $I_{LO}$ | Output Leakage Current | | | | ±2 | μΑ | $V_{OUT} = V_{CC}$ or GND | | I <sub>CCS</sub> | F-V <sub>CC</sub> Standby Current | 2,9 | | 4 | 20 | μΑ | $\begin{aligned} & \text{F-V}_{\text{CC}} = \text{F-V}_{\text{CC}} \text{Max.,} \\ & \text{F-CE} = \text{F-}\overline{\text{RST}} = \text{F-V}_{\text{CC}} \pm 0.2 \text{V,} \\ & \text{F-}\overline{\text{WP}} = \text{F-V}_{\text{CC}} \text{or GND} \end{aligned}$ | | I <sub>CCAS</sub> | F-V <sub>CC</sub> Automatic Power Savings<br>Current | 2,5 | | 4 | 20 | μΑ | $F-V_{CC} = F-V_{CC} Max.,$<br>$F-\overline{CE} = GND \pm 0.2V,$<br>$F-\overline{WP} = F-V_{CC} \text{ or GND}$ | | $I_{CCD}$ | F-V <sub>CC</sub> Reset Power-Down Current | 2 | | 4 | 20 | μΑ | $F-\overline{RST} = GND \pm 0.2V$ $I_{OUT} (F-RY/\overline{BY}) = 0mA$ | | Igan | Average F-V <sub>CC</sub> Read Current Normal Mode | 2,8 | | 15 | 25 | mA | $F-V_{CC} = F-V_{CC} Max.,$ $F-\overline{CE} = V_{IL}, F-\overline{OE} = V_{IH}, f = 5MHz$ | | I <sub>CCR</sub> | Average F-V <sub>CC</sub> Read Current Page Mode 8 Word Read | 2,8 | | 5 | 10 | mA | $I_{OUT} = 0$ mA | | $I_{CCW}$ | F-V <sub>CC</sub> (Page Buffer) Program Current | 2,6,8 | | 20 | 60 | mA | $F-V_{PP}=V_{PPH1}$ | | 1CCW | 1 Tel (Lage Bullet) Flogram Carlene | 2,6,8 | | 10 | 20 | mA | $F-V_{PP}=V_{PPH2}$ | | $I_{CCE}$ | F-V <sub>CC</sub> Block Erase, Full Chip | 2,6,8 | | 10 | 30 | mA | $F-V_{PP}=V_{PPH1}$ | | 1CCE | Erase Current | 2,6,8 | | 10 | 30 | mA | $F-V_{PP} = V_{PPH2}$ | | I <sub>CCWS</sub> I <sub>CCES</sub> | F-V <sub>CC</sub> (Page Buffer) Program or<br>Block Erase Suspend Current | 2,3,8 | | 10 | 200 | μΑ | $F-\overline{CE} = V_{IH}$ | | $I_{\mathrm{PPS}}$ $I_{\mathrm{PPR}}$ | F-V <sub>PP</sub> Standby or Read Current | 2,7,8 | | 2 | 5 | μΑ | F-V <sub>PP</sub> ≤F-V <sub>CC</sub> | | $I_{\mathrm{PPW}}$ | F-V <sub>PP</sub> (Page Buffer) Program Current | 2,6,7,8 | | 2 | 5 | μΑ | $F-V_{PP} = V_{PPH1}$ | | 1ppw | 1 - vpp (1 age Duner) 1 logiani Culient | 2,6,7,8 | | 10 | 30 | mA | $F-V_{PP} = V_{PPH2}$ | | $I_{\mathrm{PPE}}$ | F-V <sub>PP</sub> Block Erase, Full Chip | 2,6,7,8 | | 2 | 5 | μΑ | $F-V_{PP} = V_{PPH1}$ | | -PPE | Erase Current | 2,6,7,8 | | 5 | 15 | mA | $F-V_{PP} = V_{PPH2}$ | | Innue | F-V <sub>PP</sub> (Page Buffer) Program | 2,7,8 | | 2 | 5 | μΑ | $F-V_{PP} = V_{PPH1}$ | | $I_{PPWS}$ | Suspend Current | 2,7,8 | | 10 | 200 | μΑ | $F-V_{PP} = V_{PPH2}$ | | I <sub>PPES</sub> | F-V <sub>pp</sub> Block Erase Suspend Current | 2,7,8 | | 2 | 5 | μΑ | $F-V_{PP} = V_{PPH1}$ | | -PPES | 1 1 pp block blase suspend cultent | 2,7,8 | | 10 | 200 | μΑ | $F-V_{PP}=V_{PPH2}$ | #### DC Electrical Characteristics (Continue) $(T_A = -25^{\circ}\text{C to } +85^{\circ}\text{C}, V_{CC} = 2.7\text{V to } 3.3\text{V})$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Unit | Conditions | |---------------------|-------------------------------------------------------------------------------|-------|------|------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $I_{SB}$ | S-V <sub>CC</sub> Standby Current | | | 2 | 25 | μΑ | $S-\overline{CE}_1$ , $S-CE_2 \ge S-V_{CC} - 0.2V$ or $S-CE_2 \le 0.2V$ | | $I_{SB1}$ | S-V <sub>CC</sub> Standby Current | | | | 3 | mA | $S-\overline{CE}_1 = V_{IH}, S-CE_2 = V_{IL}$ | | $I_{CC1}$ | S-V <sub>CC</sub> Operation Current | | | | 50 | | $ \begin{aligned} &S \text{-} \overline{\text{CE}}_1 = V_{IL}, \\ &S \text{-} \text{CE}_2 = V_{IH}, \\ &V_{IN} = V_{IL} \text{ or } V_{IH} \end{aligned} \qquad \begin{aligned} &t_{CYCLE} = \text{Min.} \\ &I_{I/O} = 0 \text{mA} \end{aligned} $ | | $I_{CC2}$ | S-V <sub>CC</sub> Operation Current | | | | 8 | mA | $ \begin{array}{l} S \overline{-CE}_1 \leq 0.2V, \\ S \overline{-CE}_2 \geq S \overline{-V}_{CC} \overline{-0.2V}, \\ V_{IN} \geq S \overline{-V}_{CC} \overline{-0.2V}, \\ or \leq 0.2V \end{array} \begin{array}{l} t_{CYCLE} = 1 \mu s \\ I_{I/O} = 0 mA \end{array} $ | | $V_{ m IL}$ | Input Low Voltage | 6 | -0.2 | | 0.6 | V | · | | $V_{ m IH}$ | Input High Voltage | 6 | 2.2 | | VCC<br>+0.2 | V | | | $V_{\mathrm{OL}}$ | Output Low Voltage | 6,9 | | | 0.4 | V | $I_{OL} = 0.5 \text{mA}$ | | $V_{\mathrm{OH}}$ | Output High Voltage | 6 | 2.4 | | | V | $I_{OH} = -0.5 \text{mA}$ | | $V_{\mathrm{PPLK}}$ | F-V <sub>PP</sub> Lockout during Normal<br>Operations | 4,6,7 | | | 0.4 | V | | | $V_{\mathrm{PPH1}}$ | F-V <sub>PP</sub> during Block Erase, Full Chip<br>Erase,(PageBuffer) Program | 7 | 1.65 | 3 | 3.3 | V | | | $V_{\mathrm{PPH2}}$ | F-V <sub>PP</sub> during Block Erase,<br>(PageBuffer) Program | 7 | 11.7 | 12 | 12.3 | V | | | $V_{LKO}$ | F-V <sub>CC</sub> Lockout Voltage | | 1.5 | | | V | | - 1. $V_{CC}$ includes both F- $V_{CC}$ and S- $V_{CC}$ . - 2. All currents are in RMS unless otherwise noted. Typical values are the reference values at $V_{CC}$ = 3.0V and $T_A$ =+25°C unless $V_{CC}$ is specified. - 3. $I_{CCWS}$ and $I_{CCES}$ are specified with the device de-selected. If read or (page buffer) program while in block erase suspend mode, the device's current draw is the sum of $I_{CCWS}$ or $I_{CCES}$ and $I_{CCR}$ or $I_{CCW}$ , respectively. - 4. Block erase, full chip erase, (page buffer) program are inhibited when $F-V_{PP} \le V_{PPLK}$ , and not guaranteed in the range between $V_{PPLK}$ (max.) and $V_{PPH1}$ (min.), between $V_{PPH1}$ (max.) and $V_{PPH2}$ (min.) and above $V_{PPH2}$ (max.). - 5. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle completion. Standard address access timings (t<sub>AVOV</sub>) provide new data when addresses are changed. - 6. Sampled, not 100% tested. - F-V<sub>PP</sub> is not used for power supply pin. With F-V<sub>PP</sub> ≤ V<sub>PPLK</sub>, block erase, full chip erase, (page buffer) program cannot be executed and should not be attempted. - Applying $12V \pm 0.3V$ to F-V<sub>PP</sub> provides fast erasing or fast programming mode. In this mode, F-V<sub>PP</sub> is power supply pin and supplies the memory cell current for block erasing and (page buffer) programming. Use similar power supply trace widths and layout considerations given to the $V_{CC}$ power bus. - Applying $12V\pm0.3V$ to F-V<sub>pp</sub> during erase/program can only be done for a maximum of 1000 cycles on each block. F-V<sub>pp</sub> may be connected to $12V\pm0.3V$ for a total of 80 hours maximum. - 8. The operating current in dual work is the sum of the operating current (read, erase, program) in each plane. - 9. Includes F-RY/BY. LRS1383F 20 #### 12. AC Electrical Characteristics for Flash Memory #### 12.1 AC Test Conditions | Input pulse level | 0 V to 2.7 V | |------------------------------------|-------------------------------------| | Input rise and fall time | 5 ns | | Input and Output timing Ref. level | 1.35 V | | Output load | $1\text{TTL} + C_{L} (50\text{pF})$ | #### 12.2 Read Cycle $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, \text{ F-V}_{CC} = 2.7 \text{V to } 3.3 \text{V})$ | Symbol | Parameter | Notes | Min. | Max. | Unit | |------------------------------|-------------------------------------------------------------------------------------|-------|------|------|------| | t <sub>AVAV</sub> | Read Cycle Time | | 85 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 85 | ns | | $t_{\rm ELQV}$ | F-CE to Output Delay | 2 | | 85 | ns | | t <sub>APA</sub> | Page Address Access Time | | | 30 | ns | | $t_{ m GLQV}$ | F-OE to Output Delay | 2 | | 20 | ns | | t <sub>PHQV</sub> | F-RST High to Output Delay | | | 150 | ns | | $t_{\rm EHQZ}, t_{\rm GHQZ}$ | F-E or F-OE to Output in High - Z, Whichever Occurs First | 1 | | 20 | ns | | $t_{\rm ELQX}$ | F-CE to Output in Low - Z | 1 | 0 | | ns | | $t_{ m GLQX}$ | F-OE to Output in Low - Z | 1 | 0 | | ns | | t <sub>OH</sub> | Output Hold from First Occurring Address, F-\overline{CE} or F-\overline{OE} change | 1 | 0 | | ns | - 1. Sampled, not 100% tested. - 2. F- $\overline{\text{OE}}$ may be delayed up to $t_{\text{ELQV}} t_{\text{GLQV}}$ after the falling edge of F- $\overline{\text{CE}}$ without impact to $t_{\text{ELQV}}$ . #### 12.3 Write Cycle (F-WE/F-CE Controlled)(1,2) $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, F-V_{CC} = 2.7V \text{ to } 3.3V)$ | Symbol | Parameter | Notes | Min. | Max. | Unit | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------|-----------------------|------| | t <sub>AVAV</sub> | Write Cycle Time | | 85 | | ns | | $t_{PHWL}(t_{PHEL})$ | F-RST High Recovery to F-WE (F-CE) Going Low | 3 | 150 | | ns | | t <sub>ELWL</sub> (t <sub>WLEL</sub> ) | $F$ - $\overline{CE}$ ( $F$ - $\overline{WE}$ ) Setup to $F$ - $\overline{WE}$ ( $F$ - $\overline{CE}$ ) Going Low | 4 | 0 | | ns | | t <sub>WLWH</sub> (t <sub>ELEH</sub> ) | F-WE (F-CE) Pulse Width | 4 | 60 | | ns | | t <sub>DVWH</sub> (t <sub>DVEH</sub> ) | Data Setup to F-WE (F-CE) Going High | 8 | 40 | | ns | | t <sub>AVWH</sub> (t <sub>AVEH</sub> ) | Address Setup to F-WE (F-CE) Going High | 8 | 50 | | ns | | $t_{WHEH} (t_{EHWH})$ | $F$ - $\overline{CE}$ ( $F$ - $\overline{WE}$ ) Hold from $F$ - $\overline{WE}$ ( $F$ - $\overline{CE}$ ) High | | 0 | | ns | | $t_{WHDX}(t_{EHDX})$ | Data Hold from F-WE (F-CE) High | | 0 | | ns | | $t_{WHAX}(t_{EHAX})$ | Address Hold from F-WE (F-CE) High | | 0 | | ns | | $t_{\mathrm{WHWL}}(t_{\mathrm{EHEL}})$ | F-WE (F-CE) Pulse Width High | 5 | 30 | | ns | | $t_{SHWH}(t_{SHEH})$ | F-WP High Setup to F-WE (F-CE) Going High | 3 | 0 | | ns | | $t_{VVWH} (t_{VVEH})$ | F-V <sub>PP</sub> Setup to F-WE (F-CE) Going High | 3 | 200 | | ns | | $t_{WHGL}(t_{EHGL})$ | Write Recovery before Read | | 30 | | ns | | $t_{ m QVSL}$ | F-WP High Hold from Valid SRD, F-RY/BY High-Z | 3, 6 | 0 | | ns | | $t_{\mathrm{QVVL}}$ | F-V <sub>PP</sub> Hold from Valid SRD, F-RY/ <del>BY</del> High-Z | 3, 6 | 0 | | ns | | t <sub>WHR0</sub> (t <sub>EHR0</sub> ) | F-WE (F-CE) High to SR.7 Going "0" | 3, 7 | | t <sub>AVQV</sub> +40 | ns | | $t_{\mathrm{WHRL}}(t_{\mathrm{EHRL}})$ | $F-\overline{WE}$ (F- $\overline{CE}$ ) High to F-RY/ $\overline{BY}$ Going Low | 3 | | 100 | ns | - 1. The timing characteristics for reading the status register during block erase, full chip erase, (page buffer) program operations are the same as during read-only operations. See the AC Characteristics for read cycle. - 2. A write operation can be initiated and terminated with either F-\overline{CE} or F-\overline{WE}. - 3. Sampled, not 100% tested. - 4. Write pulse width (t<sub>WP</sub>) is defined from the falling edge of F-\overline{CE} or F-\overline{WE} (whichever goes low last) to the rising edge of F-\overline{CE} or F-\overline{WE} (whichever goes high first). Hence, t<sub>WP</sub>=t<sub>WLWH</sub>=t<sub>ELEH</sub>=t<sub>WLEH</sub>=t<sub>ELWH</sub>. - 5. Write pulse width high $(t_{WPH})$ is defined from the rising edge of $F-\overline{CE}$ or $F-\overline{WE}$ (whichever goes high first) to the falling edge of $F-\overline{CE}$ or $F-\overline{WE}$ (whichever goes low last). Hence, $t_{WPH}=t_{WHWL}=t_{EHEL}=t_{WHEL}=t_{EHWL}$ . - 6. F-V<sub>PP</sub> should be held at F-V<sub>PP</sub>=V<sub>PPH1/2</sub> until determination of block erase, (page buffer) program success (SR.1/3/4/5=0) and held at F-V<sub>PP</sub>=V<sub>PPH1</sub> until determination of full chip erase success (SR.1/3/5=0). - 7. $t_{WHR0}$ ( $t_{EHR0}$ ) after the Read Query or Read Identifier Codes command= $t_{AVOV}$ +100ns. - 8. See 5.1 Command Definitions for valid address and data for block erase, full chip erase, (page buffer) program or lock bit configuration. 12.4 Block Erase, Full Chip Erase, (Page Buffer) Program Performance $\!^{(3)}$ $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, F-V_{CC} = 2.7V \text{ to } 3.3V)$ | Symbol | Parameter | Notes | Page Buffer<br>Command | | F-V <sub>PP</sub> =V <sub>PPH1</sub><br>(In System) | | | F-V <sub>PP</sub> =V <sub>PPH2</sub> (In Manufacturing) | | | |--------------------------------------------|-----------------------------------------------------------------------------------|-------|------------------------|------|-----------------------------------------------------|---------------------|------|---------------------------------------------------------|---------|----| | | | | is Used or<br>not Used | Min. | Typ.(1) | Max. <sup>(2)</sup> | Min. | Typ.(1) | Max.(2) | | | $t_{\mathrm{WPB}}$ | 4K-Word Parameter Block | 2 | Not Used | | 0.05 | 0.3 | | 0.04 | 0.12 | S | | WPB | Program Time | 2 | Used | | 0.03 | 0.12 | | 0.02 | 0.06 | S | | tune | 32K-Word Main Block | 2 | Not Used | | 0.38 | 2.4 | | 0.31 | 1 | S | | $t_{ m WMB}$ | Program Time | 2 | Used | | 0.24 | 1 | | 0.17 | 0.5 | S | | t <sub>WHQV1</sub> / | Word Program Time | 2 | Not Used | | 11 | 200 | | 9 | 185 | μs | | $t_{\rm EHQV1}$ | Word Flogram Time | 2 | Used | | 7 | 100 | | 5 | 90 | μs | | t <sub>WHQV2</sub> /<br>t <sub>EHQV2</sub> | 4K-Word Parameter Block<br>Erase Time | 2 | - | | 0.3 | 4 | | 0.2 | 4 | s | | t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | 32K-Word Main Block<br>Erase Time | 2 | - | | 0.6 | 5 | | 0.5 | 5 | s | | | Full Chip Erase Time | 2 | | | 40 | 350 | | | | S | | t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | (Page Buffer) Program Suspend<br>Latency Time to Read | 4 | - | | 5 | 10 | | 5 | 10 | μs | | t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read | 4 | - | | 5 | 20 | | 5 | 20 | μs | | t <sub>ERES</sub> | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | | - | 500 | | | 500 | | | μs | - 1. Typical values measured at F-V $_{CC}$ = 3.0V, F-V $_{PP}$ = 3.0V or 12V, and $T_{A}$ = +25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization. - 2. Excludes external system-level overhead. - 3. Sampled, but not 100% tested. - 4. A latency time is required from writing suspend command (F-WE or F-CE going high) until SR.7 going "1" or F-RY/BY going High-Z. - 5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished. AC Waveform for Single Asynchronous Read Operations from Status Register, Identifier Codes or Query Code #### 12.6 Reset Operations $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, F-V_{CC} = 2.7V \text{ to } 3.3V)$ | Symbol | Parameter | Notes | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------------|---------|------|------|------| | | F-RST Low to Reset during Read (F-RST should be low during power-up.) | 1, 2, 3 | 100 | | ns | | t <sub>PLRH</sub> | F-RST Low to Reset during Erase or Program | 1, 3, 4 | | 22 | μs | | $t_{ m VPH}$ | F-V <sub>CC</sub> 2.7V to F-RST High | 1, 3, 5 | 100 | | ns | | $t_{ m VHQV}$ | F-V <sub>CC</sub> 2.7V to Output Delay | 3 | | 1 | ms | #### Notes: - 1. A reset time, $t_{PHQV}$ is required from the later of SR.7 (F-RY/ $\overline{BY}$ ) going "1" (High-Z) or F- $\overline{RST}$ going high until outputs are valid. See the AC Characteristics read cycle for $t_{PHQV}$ - 2. $t_{\text{PLPH}}$ is <100ns the device may still reset but this is not guaranteed. - 3. Sampled, not 100% tested. - 4. If F-RST asserted while a block erase, full chip erase or (page buffer) program operation is not executing, the reset will complete within 100ns. - 5. When the device power-up, holding F-RST low minimum 100ns is required after F-V<sub>CC</sub> has been in predefined range and also has been in stable there. #### AC Waveform for Reset Operation LRS1383F 27 #### 13. AC Electrical Characteristics for SRAM #### 13.1 AC Test Conditions | Input pulse level | 0.4 V to 2.2 V | |------------------------------------|---------------------------| | Input rise and fall time | 5 ns | | Input and Output timing Ref. level | 1.5 V | | Output load | $1TTL + C_L (30pF)^{(1)}$ | #### Note: 1. Including scope and socket capacitance. #### 13.2 Read Cycle $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, \text{ S-V}_{CC} = 2.7 \text{V to } 3.3 \text{V})$ | | | 4 | , | ~ · CC | | |-------------------|--------------------------------------------------------|-------|------|--------|------| | Symbol | Parameter | Notes | Min. | Max. | Unit | | $t_{RC}$ | Read Cycle Time | | 70 | | ns | | t <sub>AA</sub> | Address Access Time | | | 70 | ns | | t <sub>ACE1</sub> | Chip Enable Access Time (S- $\overline{\text{CE}}_1$ ) | | | 70 | ns | | t <sub>ACE2</sub> | Chip Enable Access Time (S-CE <sub>2</sub> ) | | | 70 | ns | | $t_{ m BE}$ | Byte Enable Access Time | | | 70 | ns | | t <sub>OE</sub> | Output Enable to Output Valid | | | 40 | ns | | $t_{\mathrm{OH}}$ | Output Hold from Address Change | | 10 | | ns | | $t_{LZ1}$ | S-CE <sub>1</sub> Low to Output Active | 1 | 10 | | ns | | $t_{LZ2}$ | S-CE <sub>2</sub> High to Output Active | 1 | 10 | | ns | | t <sub>OLZ</sub> | S-OE Low to Output Active | 1 | 5 | | ns | | $t_{ m BLZ}$ | S-UB or S-LB Low to Output Active | 1 | 5 | | ns | | $t_{\rm HZ1}$ | $\overline{\text{S-CE}}_1$ High to Output in High-Z | 1 | 0 | 25 | ns | | t <sub>HZ2</sub> | S-CE <sub>2</sub> Low to Output in High-Z | 1 | 0 | 25 | ns | | $t_{ m OHZ}$ | S-OE High to Output in High-Z | 1 | 0 | 25 | ns | | $t_{ m BHZ}$ | S-UB or S-LB High to Output in High-Z | 1 | 0 | 25 | ns | | 3 T . | | | | | | #### Note: 1. Active output to High-Z and High-Z to output active tests specified for a $\pm 200 \text{mV}$ transition from steady state levels into the test load. ## 13.3 Write Cycle $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C, \text{ S-V}_{CC} = 2.7 \text{V to } 3.3 \text{V})$ | Symbol | Parameter | Notes | Min. | Max. | Unit | |-------------------|-------------------------------|-------|------|------|------| | $t_{ m WC}$ | Write Cycle Time | | 70 | | ns | | $t_{CW}$ | Chip Enable to End of Write | | 60 | | ns | | $t_{AW}$ | Address Valid to End of Write | | 60 | | ns | | $t_{\mathrm{BW}}$ | Byte Select Time | | 55 | | ns | | $t_{AS}$ | Address Setup Time | | 0 | | ns | | $t_{\mathrm{WP}}$ | Write Pulse Width | | 50 | | ns | | $t_{WR}$ | Write Recovery Time | | 0 | | ns | | $t_{\mathrm{DW}}$ | Input Data Setup Time | | 30 | | ns | | $t_{\mathrm{DH}}$ | Input Data Hold Time | | 0 | | ns | | $t_{\mathrm{OW}}$ | S-WE High to Output Active | 1 | 5 | | ns | | $t_{WZ}$ | S-WE Low to Output in High-Z | 1 | 0 | 25 | ns | | 1. | Active output to | High-Z and | High-Z to o | output activ | e tests specifie | d for a ±200mV | transition from | ı steady state | e levels into | |----|------------------|------------|-------------|--------------|------------------|----------------|-----------------|----------------|---------------| | | the test load. | | | | | | | | | #### 13.4 SRAM AC Characteristics Timing Chart #### Read Cycle Timing Chart #### Write Cycle Timing Chart (S-WE Controlled) - 1. A write occurs during the overlap of a low S- $\overline{\text{CE}}_1$ , a high S- $\text{CE}_2$ and a low S- $\overline{\text{WE}}$ . - A write begins at the latest transition among S-CE 1 going low, S-CE 2 going high and S-WE going low. A write ends at the earliest transition among S-CE 1 going high, S-CE 2 going low and S-WE going high. two is measured from the beginning of write to the end of write. - 2. tcw is measured from the later of S- $\overline{\text{CE}}$ 1 going low or S-CE2 going high to the end of write. - 3. t<sub>BW</sub> is measured from the time of going low S-UB or low S-LB to the end of write. - 4. $t_{\text{AS}}$ is measured from the address valid to beginning of write. - 5. twn is measured from the end of write to the address change. t wn applies in case a write ends at S-CE 1 going high, S-CE 2 going low or S-WE going high. - 6. During this period DQ pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. - 7. If S-CE<sub>1</sub> goes low or S-CE<sub>2</sub> goes high simultaneously with S-WE going low or after S-WE going low, the outputs remain in high impedance state. - 8. If S-CE<sub>1</sub> goes high or S-CE<sub>2</sub> goes low simultaneously with S-WE going high or before S-WE going high, the outputs remain in high impedance state. #### Write Cycle Timing Chart (S-CE Controlled) - 1. A write occurs during the overlap of a low S- $\overline{\text{CE}}_{1}$ , a high S- $\overline{\text{CE}}_{2}$ and a low S- $\overline{\text{WE}}$ . - A write begins at the latest transition among S- $\overline{\text{CE}}_1$ going low, S-CE<sub>2</sub> going high and S- $\overline{\text{WE}}$ going low. A write ends at the earliest transition among S- $\overline{\text{CE}}_1$ going high, S-CE<sub>2</sub> going low and S- $\overline{\text{WE}}$ going high. two is measured from the beginning of write to the end of write. - 2. tcw is measured from the later of S-CE<sub>1</sub> going low or S-CE<sub>2</sub> going high to the end of write. - 3. the is measured from the time of going low S- $\overline{\text{UB}}$ or low S- $\overline{\text{LB}}$ to the end of write. - 4. tas is measured from the address valid to beginning of write. - 5. two is measured from the end of write to the address change. two applies in case a write ends at S-CE going high, S-CE going low or S-WE going high. #### Write Cycle Timing Chart (S-UB, S-LB Controlled) - 1. A write occurs during the overlap of a low S-CE<sub>1</sub>, a high S-CE<sub>2</sub> and a low S-WE. A write begins at the latest transition among S-CE<sub>1</sub> going low, S-CE<sub>2</sub> going high and S-WE going low. - A write ends at the earliest transition among S-CE 1 going high, S-CE2 going low and S-WE going high. twp is measured from the beginning of write to the end of write. - 2. tcw is measured from the later of S-CE | going low or S-CE | going high to the end of write. - 3. the is measured from the time of going low $S-\overline{UB}$ or low $S-\overline{LB}$ to the end of write. - 4. $t_{AS}$ is measured from the address valid to beginning of write. - 5. twn is measured from the end of write to the address change. t wn applies in case a write ends at S-CE | going high, S-CE<sub>2</sub> going low or S-WE going high. - 6. $S-\overline{UB}$ and $S-\overline{LB}$ need to make the time of start of a cycle, and an end "high" level for reservation of t As and twr. 14. Data Retention Characteristics for SRAM **SHARP** $(T_A = -25^{\circ}C \text{ to } +85^{\circ}C)$ | Symbol | Parameter | Note | Min. | Typ.(1) | Max. | Unit | Conditions | |-------------------|-------------------------------|------|----------|---------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCDR</sub> | Data Retention Supply voltage | 2 | 1.5 | | 3.3 | V | $S-CE_2 \le 0.2V$ or $S-\overline{CE}_1 \ge S-V_{CC} - 0.2V$ | | I <sub>CCDR</sub> | Data Retention Supply current | 2 | | 2 | 25 | μΑ | $\begin{aligned} &S\text{-}V_{CC} = 3.0V, \\ &S\text{-}CE_2 \leq 0.2V \text{ or} \\ &S\text{-}\overline{CE}_1 \geq S\text{-}V_{CC} - 0.2V \end{aligned}$ | | t <sub>CDR</sub> | Chip enable setup time | | 0 | | | ns | | | t <sub>R</sub> | Chip enable hold time | | $t_{RC}$ | | | ns | | #### Notes - 1. Reference value at $T_A = 25^{\circ}C$ , $S-V_{CC} = 3.0V$ . - 2. $S-\overline{CE}_1 \ge S-V_{CC}-0.2V$ , $S-CE_2 \ge S-V_{CC}-0.2V$ ( $S-\overline{CE}_1$ controlled) or $S-CE_2 \le 0.2V$ ( $S-CE_2$ controlled). ## <u>Data Retention timing chart (S-\overline{CE}\_1 Controlled)</u><sup>(1)</sup> - 1. To control the data retention mode at S-CE 1, fix the input level of S-CE2 between "VccdR and VccdR-0.2V" or "0V and 0.2V" during the data retention mode. - Data Retention timing chart (S-CE2 Controlled) #### 15. Notes This product is a stacked CSP package that a 32M (x16) bit Flash Memory and a 8M (x16) bit SRAM are assembled into. - Supply Power Maximum difference (between F-V<sub>CC</sub> and S-V<sub>CC</sub>) of the voltage is less than 0.3V. - Power Supply and Chip Enable of Flash Memory and SRAM (F- $\overline{\text{CE}}$ , S- $\overline{\text{CE}}_1$ , S-CE<sub>2</sub>) $S-\overline{CE}_1$ should not be "low" and $S-CE_2$ should not be "high" when $F-\overline{CE}$ is "low" simultaneously. If the two memories are active together, possibly they may not operate normally by interference noises or data collision on DQ bus. Both $F-V_{CC}$ and $S-V_{CC}$ are needed to be applied by the recommended supply voltage at the same time except SRAM data retention mode. - Power Up Sequence When turning on Flash memory power supply, keep $F-\overline{RST}$ "low". After $F-V_{CC}$ reaches over 2.7V, keep $F-\overline{RST}$ "low" for more than 100 nsec. - Device Decoupling The power supply is needed to be designed carefully because one of the SRAM and the Flash Memory is in standby mode when the other is active. A careful decoupling of power supplies is necessary between SRAM and Flash Memory. Note peak current caused by transition of control signals (F- $\overline{CE}$ , S- $\overline{CE}$ <sub>1</sub>, S- $\overline{CE}$ <sub>2</sub>). #### 16. Flash Memory Data Protection Noises having a level exceeding the limit specified in the specification may be generated under specific operating conditions on some systems. Such noises, when induced onto $F-\overline{WE}$ signal or power supply, may be interpreted as false commands and causes undesired memory updating. To protect the data stored in the flash memory against unwanted writing, systems operating with the flash memory should have the following write protect designs, as appropriate: - The below describes data protection method. - 1. Protection of data in each block - Any locked block by setting its block lock bit is protected against the data alternation. When F-WP is low, any locked-down block by setting its block lock-down bit is protected from lock status changes. By using this function, areas can be defined, for example, program area (locked blocks), and data area (unlocked blocks). - For detailed block locking scheme, see Chapter 5.Command Definitions for Flash Memory. - 2. Protection of data with F-V<sub>PP</sub> control - When the level of F-V<sub>PP</sub> is lower than V<sub>PPLK</sub> (F-V<sub>PP</sub> lockout voltage), write functions to all blocks are disabled. All blocks are locked and the data in the blocks are completely protected. - 3. Protection of data with $F-\overline{RST}$ - Especially during power transitions such as power-up and power-down, the flash memory enters reset mode by bringing F-RST to low, which inhibits write operation to all blocks. - For detailed description on F-RST control, see Chapter 12.6 AC Electrical Characteristics for Flash Memory, Reset Operations. - Protection against noises on F-WE signal To prevent the recognition of false commands as write commands, system designer should consider the method for reducing noises on $F-\overline{WE}$ signal. #### 17. Design Considerations #### 1. Power Supply Decoupling To avoid a bad effect to the system by flash memory power switching characteristics, each device should have a $0.1\mu F$ ceramic capacitor connected between its $F\text{-}V_{CC}$ and GND and between its $F\text{-}V_{pp}$ and GND. Low inductance capacitors should be placed as close as possible to package leads. #### 2. F-V<sub>PP</sub> Trace on Printed Circuit Boards Updating the memory contents of flash memories that reside in the target system requires that the printed circuit board designer pay attention to the F- $V_{PP}$ Power Supply trace. Use similar trace widths and layout considerations given to the F- $V_{CC}$ power bus. #### 3. The Inhibition of Overwrite Operation Please do not execute reprograming "0" for the bit which has already been programed "0". Overwrite operation may generate unerasable bit. In case of reprograming "0" to the data which has been programed "1". - Program "0" for the bit in which you want to change data from "1" to "0". - Program "1" for the bit which has already been programed "0". For example, changing data from "1011110110111101" to "10101101101111100" requires "11101111111111110" programing. #### 4. Power Supply Block erase, full chip erase, word write $\,$ with an invalid F-V<sub>PP</sub> (See Chapter 11. DC Electrical Characteristics) produce spurious results and should not be attempted. Device operations at invalid F-V<sub>CC</sub> voltage (See Chapter 11. DC Electrical Characteristics) produce spurious results and should not be attempted. #### 18. Related Document Information<sup>(1)</sup> | Document No. | Document Name | |--------------|----------------------------------------------------| | FUM00701 | LH28F320BF, LH28F640BF, LH28F128BF Series Appendix | #### Note: 1. International customers should contact their local SHARP or distribution sales offices. Downloaded from Elcodis.com electronic components distributor #### A-1 RECOMMENDED OPERATING CONDITIONS #### A-1.1 At Device Power-Up AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. \*1 To prevent the unwanted writes, system designers should consider the design, which applies F-V CCW (F-V<sub>PP</sub>) to 0V during read operations and V CCWHI/2 (V<sub>PPH1/2</sub>) during write or erase operations. See the application note AP-007-SW-E for details. Figure A-1. AC Timing at Device Power-Up For the AC specifications $t_{VR}$ , $t_R$ , $t_F$ in the figure, refer to the next page. See the "AC Electrical Characteristics for Flash Memory" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page. #### A-1.1.1 Rise and Fall Time | Symbol | Parameter | Notes | Min. | Max. | Unit | |-----------------|-----------------------------|-------|------|-------|------| | t <sub>VR</sub> | F-V <sub>CC</sub> Rise Time | | 0.5 | 30000 | μs/V | | t <sub>R</sub> | Input Signal Rise Time | | | 1 | μs/V | | $t_{\rm F}$ | Input Signal Fall Time | 1, 2 | | 1 | μs/V | #### NOTES: - 1. Sampled, not 100% tested. - $2. \ This \ specification \ is \ applied \ for \ not \ only \ the \ device \ power-up \ but \ also \ the \ normal \ operations.$ #### A-1.2 Glitch Noises Do not input the glitch noises which are below $V_{IH}(\text{Min.})$ or above $V_{IL}(\text{Max.})$ on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a). Figure A-2. Waveform for Glitch Noises See the "DC Electrical Characteristics" described in specifications for $V_{IH}\,(\mbox{Min.})$ and $V_{IL}\,(\mbox{Max.}).$ ## A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup> | Document No. | Document Name | | |--------------|-----------------------------------------------------------|--| | AP-001-SD-E | Flash Memory Family Software Drivers | | | AP-006-PT-E | Data Protection Method of SHARP Flash Memory | | | AP-007-SW-E | RP#, V <sub>PP</sub> Electric Potential Switching Circuit | | #### NOTE 1. International customers should contact their local SHARP or distribution sales office. #### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage. #### **NORTH AMERICA** www.sharpsma.com SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437 #### **TAIWAN** SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328 #### CHINA SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 Head Office: No. 360, Bashen Road, Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp #### **EUROPE** SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com #### SINGAPORE SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855 #### HONG KONG Fax: (86) 755-3273735 SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk Shenzhen Representative Office: Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 #### **JAPAN** SHARP Corporation Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com #### **KOREA** SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819