# M36L0T8060T1 M36L0T8060B1 256 Mbit (16 Mb ×16, multiple bank, multilevel, burst) Flash memory and 64 Mbit PSRAM, 1.8 V core, 3 V I/O supply, multichip package #### **Features** #### Multichip package - 1 die of 256 Mbit (16 Mb x16, multiple bank, multilevel, burst) Flash memory - 1 die of 64 Mbit (4 Mb ×16) Pseudo SRAM - Supply voltage - V<sub>DDF</sub> = 1.7 V to 1.95 V - $V_{DDOF} = V_{CCP} = 2.7 \text{ V to } 3.1 \text{ V}$ - V<sub>PPF</sub> = 9 V for fast program - Electronic signature - Manufacturer code: 20h - Top device code - M36L0T8060T1: 880Dh - Bottom device code M36L0T8060B1: 880Eh - Package - ECOPACK® #### Flash memory - Synchronous/asynchronous read - Synchronous burst read mode: 52 MHz - Asynchronous page read mode - Random access: 85 ns - Synchronous burst read suspend - Programming time - 5 µs typical word program time using Buffer Enhanced Factory Program command - Memory organization - Multiple bank memory array: 16 Mbit banks - Parameter blocks (top or bottom location) - Dual operations - Program/erase in one bank while read in others - No delay between read and write operations - 100 000 program/erase cycles per block - Security - 64 bit unique device number - 2112 bit user programmable OTP cells - Block locking - All blocks locked at power-up - Any combination of blocks can be locked with zero latency - WP<sub>F</sub> for block lock-down - Absolute write protection with V<sub>PPF</sub> = V<sub>SS</sub> - Common Flash interface (CFI) #### **PSRAM** - Access time: 65 ns - Low standby current: 90 µA (T<sub>A</sub>≤40 °C) - Deep power-down current: 10 μA - Byte control: UB/LB - Compatible with standard LPSRAM - Wide operating temperature - $T_A = -30 \text{ to } +85 \text{ °C}$ - Power-down modes - Deep power-down February 2008 Rev 1 1/22 # **Contents** | 1 | Description | | | | | | |---|-------------|---------------------------------------------------------------|--|--|--|--| | 2 | Signa | al descriptions | | | | | | | 2.1 | Address inputs (A0-A23) | | | | | | | 2.2 | Data inputs/outputs (DQ0-DQ15) | | | | | | | 2.3 | Flash Chip Enable ( $\overline{E}_{F}$ ) | | | | | | | 2.4 | Flash Output Enable ( $\overline{G}_F$ ) | | | | | | | 2.5 | Flash Write Enable ( $\overline{W}_{F}$ ) | | | | | | | 2.6 | Flash Write Protect (WP <sub>F</sub> ) | | | | | | | 2.7 | Flash Reset ( $\overline{RP}_F$ ) | | | | | | | 2.8 | Flash Latch Enable ( $\overline{L}_F$ ) | | | | | | | 2.9 | Flash Clock (K <sub>F</sub> ) | | | | | | | 2.10 | Flash Wait (WAIT <sub>F</sub> ) | | | | | | | 2.11 | PSRAM Chip Enable (E1 <sub>P</sub> ) | | | | | | | 2.12 | PSRAM Chip Enable (E2 <sub>P</sub> ) | | | | | | | 2.13 | PSRAM Output Enable ( $\overline{G}_P$ ) | | | | | | | 2.14 | PSRAM Write Enable ( $\overline{W}_P$ ) | | | | | | | 2.15 | PSRAM Upper Byte Enable ( $\overline{\text{UB}}_{\text{P}}$ ) | | | | | | | 2.16 | PSRAM Lower Byte Enable ( $\overline{\text{LB}}_{\text{P}}$ ) | | | | | | | 2.17 | Flash V <sub>DDF</sub> supply voltage | | | | | | | 2.18 | PSRAM V <sub>CCP</sub> supply voltage | | | | | | | 2.19 | Flash V <sub>DDQF</sub> supply voltage | | | | | | | 2.20 | Flash V <sub>PPF</sub> program supply voltage | | | | | | | 2.21 | V <sub>SS</sub> ground | | | | | | 3 | Func | tional description13 | | | | | | 4 | Maxir | mum ratings | | | | | | 5 | DC aı | nd AC parameters16 | | | | | | 6 | Packa | age mechanical18 | | | | | | M36L0T8 | 8060T1, M36L0T8060B1 | Contents | |---------|----------------------|----------| | 7 | Part numbering | 20 | | Ω | Pavision history | 24 | # List of tables | Table 1. | Signal names | . 7 | |----------|----------------------------------------------------------------------------------|-----| | Table 2. | Main operating modes | | | Table 3. | Absolute maximum ratings | | | Table 4. | Operating and AC measurement conditions | | | Table 5. | Device capacitance | 17 | | Table 6. | Stacked TFBGA88 8 x 10 mm - 8 x 10 active ball array, 0.8 mm pitch, package data | 19 | | Table 7. | Ordering information scheme | 20 | | Table 8. | Document revision history | 21 | # List of figures | Figure 1. Logic diagram | <br> | . 6 | |----------------------------------------------------------------------------|------|-----| | Figure 2. TFBGA connections (top view through package) | <br> | . 8 | | Figure 3. Functional block diagram | <br> | 13 | | Figure 4. AC measurement I/O waveform | <br> | 16 | | Figure 5. AC measurement load circuit | <br> | 17 | | Figure 6. TFBGA88 8 x 10 mm, 8 x 10 ball array - 0.8 mm pitch, bottom view | | | | package outline | <br> | 18 | <u>577</u> #### 1 Description The M36L0T8060T1 and M36L0T8060B1 combine two memory devices in a multichip package: - a 256-Mbit, multiple bank Flash memory, the M30L0T8000T2 or M30L0T8000B2 - a 64-Mbit PSRAM, the M69KW096B The M36L0T8060TB1 datasheet should be read in conjunction with the M30L0T8000x2 and M69KW096B datasheets, both available from any local STMicroelectronics distributor. The memory is offered in a stacked TFBGA88 (8 $\times$ 10 mm, 8 $\times$ 10 ball array, 0.8 mm pitch) package. It is supplied with all the bits erased (set to '1'). Figure 1. Logic diagram Table 1. Signal names | Signal name | Function | Direction | |----------------------------|----------------------------------------------------------|-----------| | A0-A23 <sup>(1)</sup> | Address | Input | | DQ0-DQ15 | Common data input/output | I/O | | $V_{DDF}$ | Flash memory power supply | Input | | $V_{DDQF}$ | Flash memory power supply for I/O buffers | Input | | $V_{PPF}$ | Flash optional supply voltage for fast program and erase | Input | | V <sub>SS</sub> | Ground | | | V <sub>CCP</sub> | PSRAM power supply | Input | | NC | Not connected internally | | | DU | Do not use as internally connected | | | Flash memory sig | nals | <u>.</u> | | Ē <sub>F</sub> | Chip Enable | Input | | G <sub>F</sub> | Output Enable | Input | | $\overline{W}_F$ | Write Enable | Input | | RP <sub>F</sub> | Reset | Input | | WP <sub>F</sub> | Write Protect | Input | | Ī <sub>F</sub> | Latch Enable | Input | | K <sub>F</sub> | Clock | Input | | WAIT <sub>F</sub> | Wait | Output | | PSRAM signals | | | | E1 <sub>P</sub> | Chip Enable | Input | | G <sub>P</sub> | Output Enable | Input | | $\overline{W}_P$ | Write Enable | Input | | E2 <sub>P</sub> | Chip Enable | Input | | <del>UB</del> <sub>P</sub> | Upper Byte Enable | Input | | <del>LB</del> <sub>P</sub> | Lower Byte Enable | Input | <sup>1.</sup> A22-A23 are only address inputs for the Flash memory component. #### 2 Signal descriptions See Figure 1: Logic diagram and Table 1: Signal names for a brief overview of the signals connected to this device. #### 2.1 Address inputs (A0-A23) Addresses A0-A21 are common inputs for the Flash memory and PSRAM components. The other lines (A23-A22) are only inputs for the Flash memory component. The address inputs select the cells in the memory array to access during bus read operations. During bus write operations they control the commands sent to the command interface of the Flash memory Program/Erase Controller or they select the cells to be accessed in the PSRAM. In the PSRAM these signals are also used during the set configuration register sequence #### 2.2 Data inputs/outputs (DQ0-DQ15) In the Flash memory the data I/O output the data stored at the selected address during a bus read operation or input a command or the data to be programmed during a bus write operation. For the PSRAM component, the upper byte data inputs/outputs (DQ8-DQ15) carry the data to or from the upper part of the selected address when Upper Byte Enable ( $\overline{\text{UB}}_{\text{P}}$ ) is driven Low. The lower byte data inputs/outputs (DQ0-DQ7) carry the data to or from the lower part of the selected address when Lower Byte Enable ( $\overline{\text{LB}}_{\text{P}}$ ) is driven Low. When both $\overline{\text{UB}}_{\text{P}}$ and $\overline{\text{LB}}_{\text{P}}$ are disabled, the data inputs/ outputs are high impedance. ### 2.3 Flash Chip Enable ( $\overline{E}_F$ ) The Flash Chip Enable input activates the control logic, input buffers, decoders and sense amplifiers of the Flash memory component. When Chip Enable is Low, $V_{IL}$ , and Reset is High, $V_{IH}$ , the device is in active mode. When Chip Enable is at $V_{IH}$ the Flash memory is deselected, the outputs are high impedance and the power consumption is reduced to the standby level. It is not allowed to set $\overline{E}_F$ to $V_{IL}$ , $\overline{E1}_P$ to $V_{IL}$ and $E2_P$ to $V_{IH}$ at the same time. #### 2.4 Flash Output Enable ( $\overline{G}_F$ ) The Output Enable pin controls the data outputs during Flash memory bus read operations. ## 2.5 Flash Write Enable ( $\overline{W}_F$ ) The Write Enable input controls the bus write operation of the Flash memory's command interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable, whichever occurs first. ### 2.6 Flash Write Protect ( $\overline{WP}_F$ ) Write Protect is an input that provides additional hardware protection for each block. When Write Protect is Low, $V_{\rm IL}$ , lock-down is enabled and the protection status of the locked-down blocks cannot be changed. When Write Protect is at High, $V_{\rm IH}$ , lock-down is disabled and the locked-down blocks can be locked or unlocked. (See the lock status table in the M30L0T8000x2 datasheet). #### 2.7 Flash Reset ( $\overline{RP}_F$ ) The Reset input provides a hardware reset of the Flash memory. When Reset is at $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the reset supply current $I_{DD2}$ . Refer to the M30L0T8000x2 datasheet for the value of $I_{DD2}$ . After reset all blocks are in the locked state and the configuration register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Upon exiting reset mode the device enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. ### 2.8 Flash Latch Enable ( $\overline{L}_F$ ) Latch Enable latches the A0-A23 address bits on its rising edge. The address latch is transparent when Latch Enable is at $V_{IL}$ and it is inhibited when Latch Enable is at $V_{IH}$ . #### 2.9 Flash Clock (K<sub>F</sub>) The clock input synchronizes the memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at $V_{\rm IL}$ . Clock is ignored during asynchronous read and in write operations. ### 2.10 Flash Wait (WAIT<sub>F</sub>) Wait is an output signal used during synchronous read to indicate whether the data on the output bus are valid. This output is high impedance when Chip Enable is at $V_{IH}$ , Output Enable is at $V_{IH}$ , or Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one data cycle in advance. #### 2.11 PSRAM Chip Enable ( $\overline{E1}_P$ ) When asserted (Low), the Chip Enable, $\overline{\text{E1}}_{\text{P}}$ activates the memory state machine, address buffers and decoders, allowing Read and Write operations to be performed. When deasserted (High), all other pins are ignored and the device is automatically put in low-power standby mode. It is not allowed to set $\overline{E}_F$ to $V_{IL}$ , $\overline{E1}_P$ to $V_{IL}$ and $E2_P$ to $V_{IH}$ at the same time. #### 2.12 PSRAM Chip Enable (E2<sub>P</sub>) The Chip Enable, E2<sub>P</sub>, puts the device in power-down mode (deep power-down, PAR and standby) when it is driven Low. Deep power-down mode is the lowest power mode. It is not allowed to set $\overline{E}_F$ to $V_{II}$ , $\overline{E1}_P$ to $V_{II}$ and $E2_P$ to $V_{IH}$ at the same time. ### 2.13 PSRAM Output Enable ( $\overline{G}_P$ ) The Output Enable, $\overline{G}_P$ provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. # 2.14 PSRAM Write Enable ( $\overline{W}_P$ ) The Write Enable, $\overline{W}_{P}$ controls the bus write operation of the PSRAM's command interface. ## 2.15 PSRAM Upper Byte Enable (UB<sub>P</sub>) The Upper Byte Enable, $\overline{\text{UB}}_{\text{P}}$ gates the data on the upper byte data inputs/outputs (DQ8-DQ15) to or from the upper part of the selected address during a write or read operation. ## 2.16 PSRAM Lower Byte Enable ( $\overline{LB}_P$ ) The Lower Byte Enable, $\overline{LB}_{P}$ gates the data on the lower byte data inputs/outputs (DQ0-DQ7) to or from the lower part of the selected address during a write or read operation. #### 2.17 Flash V<sub>DDF</sub> supply voltage $V_{DDF}$ provides the power supply to the internal core of the Flash memory. It is the main power supply for all Flash memory operations (read, program, and erase). ### 2.18 PSRAM V<sub>CCP</sub> supply voltage The V<sub>CCP</sub> supply voltage supplies the power for all PSRAM operations (read, write, etc.) and for driving the refresh logic, even when the device is not being accessed. # 2.19 Flash V<sub>DDQF</sub> supply voltage $V_{DDQF}$ provides the power supply for the Flash I/O pins. This allows all outputs to be powered independently of the Flash memory core power supply, $V_{DDF}$ #### 2.20 Flash V<sub>PPF</sub> program supply voltage V<sub>PPF</sub> is both a Flash memory control input and a Flash memory power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PPF}$ is kept in a low voltage range (0 V to $V_{DDQF}$ ) $V_{PPF}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ provides absolute protection against program or erase, while if $V_{PPF}$ is within the $V_{PP1}$ range these functions are enabled (see the M30L0T8000x2 datasheet for the relevant values). $V_{PPF}$ is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. If $V_{PPF}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PPF}$ must be stable until the program/erase algorithm is completed. #### 2.21 V<sub>SS</sub> ground V<sub>SS</sub> is the common ground reference for all voltage measurements in the Flash memory (core and I/O buffers) and PSRAM chips. It must be connected to the system ground. Note: Each Flash memory device in a system should have their supply voltage ( $V_{DDF}$ ) and the program supply voltage $V_{PPF}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high-frequency, inherently-low inductance capacitors should be as close as possible to the package). See Figure 5: AC measurement load circuit. The PCB track widths should be sufficient to carry the required $V_{PPF}$ program and erase currents. #### 3 **Functional description** The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by three Chip Enable inputs: $\overline{E}_F$ for the Flash memory and $\overline{E1}_P$ and $E2_P$ for the PSRAM. Recommended operating conditions do not allow more than one device to be active at a time. The most common example is simultaneous read operations on the Flash memory and PSRAM components, which would result in a data bus contention. Therefore, it is recommended to put the other devices in the high impedance state when reading the selected device. VDDF VPPF VDDQ A22-A23 $\bar{\mathsf{E}}_\mathsf{F}$ $\overline{W}_{\text{F}}$ WAITF 256 Mbit $\overline{\mathsf{RP}}_\mathsf{F}$ Flash $\overline{WP}_{F}$ Memory A0-A21 $G_{F}$ DQ0-DQ15 $V_{CCP}$ E<sub>1</sub><sub>P</sub> E<sub>2</sub><sub>P</sub> 64 Mbit $G_P$ **PSRAM** $\overline{W}_{P}$ UB<sub>P</sub> $\overline{LB}_{P}$ AI13718 Figure 3. Functional block diagram Table 2. Main operating modes<sup>(1)</sup> | Operation | Ē <sub>F</sub> | $\overline{G}_{F}$ | $\overline{W}_{F}$ | Ī <sub>F</sub> | $\overline{RP}_F$ | WAIT <sub>F</sub> <sup>(2)</sup> | E1 <sub>P</sub> | E2 <sub>P</sub> | $\overline{W}_{P}$ | G <sub>P</sub> | <del>LB</del> <sub>P</sub> | <del>UB</del> P | DQ0-DQ7 | DQ8-DQ15 | |-----------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------|--------------------|------------------------|-------------------|----------------------------------|---------------------------------|--------------------------------|--------------------------------|--------------------------------|----------------------------|-----------------|-------------|--------------| | Flash read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>IL</sub> (3) | $V_{IH}$ | | | | | Flash data out | | | | | | Flash write | V <sub>IL</sub> V <sub>IH</sub> V <sub>IL</sub> V <sub>IL</sub> <sup>(3)</sup> V <sub>IH</sub> | | | | | P | SRAN | /I mus | st be di | sable | d. | Flash | data in | | | Flash address<br>latch | V <sub>IL</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | | | | | | | | a out or Hi- | | Flash output disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | Hi-Z | | | | | | | Н | i-Z | | Flash standby | $V_{IH}$ | Χ | Χ | Х | $V_{IH}$ | Hi-Z | Any PSRAM mode is allowed. Hi-Z | | | | i-Z | | | | | Flash reset | Χ | Χ | Х | Х | $V_{IL}$ | Hi-Z | Hi-Z | | | i-Z | | | | | | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Data output | Hi-Z | | PSRAM read <sup>(5)</sup> | The | Flas | h me | emory must be disabled | | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | V <sub>IL</sub> | $V_{IH}$ | $V_{IL}$ | Hi-Z | Data output | | | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Data output | Data output | | PSRAM standby (deselected) | | | | | wod | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | Hi-Z | Hi-Z | | | PSRAM deep<br>power-down <sup>(6)</sup> | Any Flash mode is allowed. | | | wea. | Х | V <sub>IL</sub> | Х | Х | Х | Х | Hi-Z | Hi-Z | | | | | | | | | | | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> <sup>(7)</sup> | $V_{IL}$ | $V_{IH}$ | Data input | Invalid | | PSRAM write <sup>(5)</sup> | The | The Flash memory must be disabled | | | | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> <sup>(7)</sup> | V <sub>IH</sub> | $V_{IL}$ | Invalid | Data input | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> <sup>(7)</sup> | $V_{IL}$ | $V_{IL}$ | Data input | Data input | | | - 1. X = 'don't care' - 2. WAIT<sub>F</sub> signal polarity is configured using the Set Configuration Register command. See the M30L0T8000x2 datasheet for details - 3. $\overline{L}_F$ can be tied to $V_{IH}$ if the valid address has been previously latched. - 4. Depends on $\overline{G}_F$ . - 5. Address bits are either at $V_{IL}$ or $V_{IH}$ but must be valid before PSRAM read or write operation. - 6. Power-down mode can be entered from standby state and all DQ pins are in High-Z state. Data retention depends on the power-down mode selected. - 7. $\overline{G}_P$ can be $V_{IL}$ during the write operation if the following conditions are satisfied: a. Write pulse is initiated by $\overline{E1}_P$ ( $\overline{E1}_P$ controlled write timing), or cycle time of the previous operation cycle is satisfied; b. $\overline{G}_P$ stays $V_{IL}$ during the entire write cycle. # 4 Maximum ratings Stressing the device above the ratings listed in *Table 3* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality documents. Table 3. Absolute maximum ratings | Symbol | Parameter | Va | Unit | | |--------------------|------------------------------------------------|-------------|------|-------| | Symbol | raiametei | Min | Max | Oilit | | T <sub>A</sub> | Ambient operating temperature | -25 | 85 | °C | | T <sub>BIAS</sub> | Temperature under bias | -25 | 85 | °C | | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 125 | °C | | V <sub>IO</sub> | Input or output voltage | -0.5 | 3.6 | V | | $V_{DDF}$ | Flash memory core supply voltage | -0.2 | 2.5 | V | | $V_{DDQF}$ | Flash memory input/output supply voltage | -0.2 | 3.8 | V | | V <sub>CCP</sub> | PSRAM core supply voltage | -0.5 | 3.6 | V | | $V_{PPF}$ | Flash program voltage | -0.2 | 10 | V | | I <sub>O</sub> | Output short circuit current | | 100 | mA | | t <sub>VPPFH</sub> | Time for V <sub>PPF</sub> at V <sub>PPFH</sub> | | 100 | hours | #### 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 4: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 4. Operating and AC measurement conditions | Parameter | Flash | memory | PSF | Unit | | |-------------------------------------------------------------|------------------------|------------------------|------------------|------------------|------| | Farameter | Min | Max | Min | Max | Onic | | V <sub>DDF</sub> supply voltage | 1.7 | 1.95 | _ | _ | V | | V <sub>CCP</sub> supply voltage | - | - | 2.7 | 3.1 | V | | V <sub>DDQF</sub> supply voltage | 2.7 | 3.1 | - | - | V | | V <sub>PPF</sub> supply voltage (Factory environment) | 8.5 | 9.5 | _ | _ | V | | V <sub>PPF</sub> supply voltage (Application environment) | -0.4 | V <sub>DDQF</sub> +0.4 | - | _ | V | | Load capacitance (C <sub>L</sub> ) | ; | 30 | 5 | 0 | pF | | Output circuit resistors (R <sub>1</sub> , R <sub>2</sub> ) | 1 | 6.7 | 16 | 6.7 | kΩ | | Input rise and fall times | | 5 | 5 | | ns | | Input pulse voltages | 0 to V <sub>DDQF</sub> | | 0 to ' | V | | | Input and output timing ref. voltages | V <sub>DE</sub> | <sub>OQF</sub> /2 | V <sub>C</sub> ( | <sub>CP</sub> /2 | V | Figure 4. AC measurement I/O waveform 1. $V_{DDQ}$ means $V_{DDQF} = V_{CCP}$ . V<sub>DDQF</sub> V<sub>DDQF</sub> V<sub>DDQF</sub> V<sub>DDQF</sub> V<sub>DDQF</sub> R<sub>1</sub> R<sub>2</sub> 0.1 µF Figure 5. AC measurement load circuit Table 5. Device capacitance<sup>(1)</sup> | Symbol | Parameter | Parameter Test condition | | | Unit | |------------------|--------------------|--------------------------|--|----|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V | | 14 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V | | 20 | pF | C<sub>L</sub> includes JIG capacitance AI13712 Please refer to the M30L0T8000x0 and M69KW096B datasheets for further DC and AC characteristic values and illustrations. <sup>1.</sup> Sampled only, not 100% tested. #### 6 Package mechanical ECOPACK<sup>®</sup> packages have a lead-free second-level interconnect. The category of second-level interconnect is marked on the package and on the inner box label, in compliance with JEDEC standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark and specifications are available at www.st.com. Figure 6. TFBGA88 8 × 10 mm, 8 × 10 ball array - 0.8 mm pitch, bottom view package outline 1. Drawing is not to scale. Table 6. Stacked TFBGA88 8 $\times$ 10 mm - 8 $\times$ 10 active ball array, 0.8 mm pitch, package data | Completed | Millimeters | | | | Inches | | |-----------|-------------|-------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0.0472 | | A1 | | 0.200 | | | 0.0079 | | | A2 | 0.850 | | | 0.0335 | | | | b | 0.350 | 0.300 | 0.400 | 0.0138 | 0.0118 | 0.0157 | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | D1 | 5.600 | | | 0.2205 | | | | ddd | | | 0.100 | | | 0.0039 | | E | 10.000 | 9.900 | 10.100 | 0.3937 | 0.3898 | 0.3976 | | E1 | 7.200 | | | 0.2835 | | | | E2 | 8.800 | | | 0.3465 | | | | е | 0.800 | - | - | 0.0315 | _ | _ | | FD | 1.200 | | | 0.0472 | | | | FE | 1.400 | | | 0.0551 | | | | FE1 | 0.600 | | | 0.0236 | | | | SD | 0.400 | | | 0.0157 | | | | SE | 0.400 | | | 0.0157 | | | #### 7 Part numbering Table 7. Ordering information scheme E = ECOPACK® package, standard packing F = ECOPACK® package, tape and reel packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics sales office nearest to you. 577 # 8 Revision history Table 8. Document revision history | Date | Revision | Changes | | | | |-------------|----------|--------------------------------------|--|--|--| | 15-Dec-2006 | 0.1 | Initial release | | | | | 25-Feb-2008 | 1 | Datasheet promoted to full maturity. | | | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 477