# M36L0T7060T2 M36L0T7060B2 # 128 Mbit (Multiple Bank, Multilevel, Burst) Flash memory and 64 Mbit (4 Mb x16) PSRAM, multichip package **Preliminary Data** #### **Features** - Multichip package - 1 die of 128 Mbit (8 Mb x16, Multiple Bank, Multilevel, Burst) Flash Memory - 1 die of 32 Mbit (2 Mb x16) Pseudo SRAM - Supply voltage - $-V_{DDF} = 1.7 \text{ to } 2.0 \text{ V}$ - $V_{CCP} = V_{DDQ} = 2.7 \text{ to } 3.5 \text{ V}$ - V<sub>PPF</sub> = 9 V for fast program - Electronic signature - Manufacturer Code: 20h - Device Code (Top Flash Configuration) M36L0T7060T2: 88C4h - Device Code (Bottom Flash Configuration) M36L0T7060B2: 88C5h - ECOPACK® packages available #### Flash memory - Synchronous / Asynchronous Read - Synchronous Burst Read mode: 52 MHz - Random Access: 85 ns - Synchronous Burst Read Suspend - Programming time - 2.5 µs typical Word program time using Buffer Enhanced Factory Program command - Memory organization - Multiple Bank Memory Array: 8 Mbit Banks - Parameter Blocks (Top or Bottom location) - Dual operations - program/erase in one Bank while read in others - No delay between read and write operations - Block locking - All blocks locked at power-up - Any combination of blocks can be locked with zero latency - WP for Block Lock-Down - Absolute Write Protection with V<sub>PP</sub> = V<sub>SS</sub> - Security - 64 bit unique device number - 2112 bit user programmable OTP Cells - Common Flash Interface (CFI) - 100,000 program/erase cycles per block #### **PSRAM** - Access time: 65 ns - Low standby current: 90 µA (T<sub>A</sub>≤ 40°C) - Deep Power-Down current: 10 µA - Byte control: UB<sub>P</sub>/LB<sub>P</sub> - Compatible with standard LPSRAM - Power-Down modes - Deep Power-Down April 2007 Rev 1 1/22 ## **Contents** | 1 | Desc | ription | |------|------|---------------------------------------------------------------| | 2 | Sign | al descriptions9 | | | 2.1 | Address inputs (A0-A22) | | | 2.2 | Data input/output (DQ0-DQ15) | | | 2.3 | Flash Chip Enable ( $\overline{E}_{F}$ ) | | | 2.4 | Flash Output Enable ( $\overline{G}_{F}$ ) | | | 2.5 | Flash Write Enable ( $\overline{W}_{F}$ ) | | | 2.6 | Flash Write Protect (WP <sub>F</sub> ) | | | 2.7 | Flash Reset (RP <sub>F</sub> ) | | | 2.8 | Flash Latch Enable ( $\overline{L}_{F}$ ) | | | 2.9 | Flash Clock (K <sub>F</sub> ) | | | 2.10 | Flash Wait (WAIT <sub>F</sub> ) | | | 2.11 | PSRAM Chip Enable input (E1 <sub>P</sub> ) | | | 2.12 | PSRAM Chip Enable input (E2 <sub>P</sub> ) | | | 2.13 | PSRAM Write Enable (WP) | | | 2.14 | PSRAM Output Enable $(\overline{G}_{P})$ | | | 2.15 | PSRAM Upper Byte Enable ( $\overline{\text{UB}}_{\text{P}}$ ) | | | 2.16 | PSRAM Lower Byte Enable ( $\overline{\text{LB}}_{\text{P}}$ ) | | | 2.17 | V <sub>DDF</sub> supply voltage | | | 2.18 | V <sub>CCP</sub> supply voltage | | | 2.19 | V <sub>DDQ</sub> supply voltage | | | 2.20 | V <sub>PPF</sub> Program supply voltage | | | 2.21 | V <sub>SS</sub> ground | | 3 | Fund | tional description13 | | 4 | Maxi | mum rating | | 5 | DC a | nd AC parameters | | 6 | Pack | age mechanical18 | | 2/22 | | | | M36L0T7 | M36L0T7060T2, M36L0T7060B2 | | | | | | |---------|----------------------------|----|--|--|--|--| | 7 | Part numbering | 20 | | | | | | 8 | Revision history | 21 | | | | | # List of tables | Table 1. | Signal names | . 7 | |----------|------------------------------------------------------------------------------|-----| | Table 2. | Operating modes | 14 | | Table 3. | Absolute maximum ratings | 15 | | Table 4. | Operating and AC measurement conditions | | | Table 5. | Device capacitance | 17 | | Table 6. | Stacked TFBGA88 8x10 mm - 8x10 active ball array, 0.8 mm pitch, package data | 19 | | Table 7. | Ordering information scheme | 20 | | Table 8. | Document revision history | 21 | # **List of figures** | Figure 1. | Logic diagram | . 6 | |-----------|-----------------------------------------------------------------|-----| | Figure 2. | TFBGA connections (top view through package) | . 8 | | Figure 3. | Functional block diagram | 13 | | Figure 4. | AC measurement I/O waveform | 16 | | Figure 5. | AC measurement load circuit | 17 | | Figure 6. | Stacked TFBGA88 8x10 mm - 8x10 active ball array, 0.8 mm pitch, | | | - | bottom view outline | 18 | #### **Description** 1 The M36L0T7060T2 and M36L0T7060B2 combine two memory devices in a multichip package: - a 128-Mbit, Multiple Bank, Multilevel, Burst, Flash memory, the M58LT128HT or M58LT128HB - a 64-Mbit PseudoSRAM, the M69KW096B. The purpose of this document is to describe how the two memory components operate with respect to each other. It should be read in conjunction with the M58LT128HTB and M69KW096B datasheets, where all specifications required to operate the Flash memory and PSRAM components are fully detailed. These datasheets are available from your local STMicroelectronics distributor. Recommended operating conditions do not allow more than one memory to be active at the same time. The memory is offered in a Stacked TFBGA88 (8 x 10 mm, 8x10 ball array, 0.8 mm pitch) package. The devices are supplied with all the bits erased (set to '1'). $V_{\text{DDQ}}$ $V_{PPF}$ $V_{DDF}$ $V_{CCP}$ 23 16 A0-A22 DQ0-DQ15 $\bar{\mathsf{E}}_{\mathsf{F}}$ $\overline{\mathsf{G}}_\mathsf{F}$ WAITF RP. M36L0T7060T2 M36L0T7060B2 $K_{\mathsf{F}}$ E<sub>1</sub><sub>P</sub> $\overline{\mathsf{G}}_{\mathsf{P}}$ $W_P$ E<sub>2</sub><sub>P</sub> UB<sub>₽</sub> ĪB<sub>₽</sub> Vss Al13216 Figure 1. Logic diagram Table 1. Signal names | Table II. Cigila | Thurston . | | | | | | | |----------------------------|---------------------------------------------------------|--|--|--|--|--|--| | A0-A22 <sup>(1)</sup> | Address Inputs | | | | | | | | DQ0-DQ15 | Common Data Input/Output | | | | | | | | $V_{DDF}$ | Power Supply for Flash Memory | | | | | | | | $V_{DDQ}$ | Flash Memory Power Supply for I/O Buffers | | | | | | | | V <sub>PPF</sub> | lash Optional Supply Voltage for Fast Program and Erase | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | V <sub>CCP</sub> | PSRAM Power Supply | | | | | | | | NC | Not Connected Internally | | | | | | | | DU | Do Not Use as Internally Connected | | | | | | | | Flash memory sign | als | | | | | | | | Ī <sub>F</sub> | Latch Enable Input | | | | | | | | Ē <sub>F</sub> | Chip Enable Input | | | | | | | | G <sub>F</sub> | Output Enable Input | | | | | | | | $\overline{W}_{F}$ | Write Enable Input | | | | | | | | RP <sub>F</sub> | Reset Input | | | | | | | | WP <sub>F</sub> | Write Protect Input | | | | | | | | K <sub>F</sub> | Burst Clock | | | | | | | | WAIT <sub>F</sub> | Wait Data in Burst Mode | | | | | | | | PSRAM signals | | | | | | | | | E1 <sub>P</sub> | Chip Enable Input | | | | | | | | G <sub>P</sub> | Output Enable Input | | | | | | | | $\overline{W}_{P}$ | Write Enable Input | | | | | | | | E2 <sub>P</sub> | Power-down Input | | | | | | | | <del>UB</del> <sub>P</sub> | Upper Byte Enable Input | | | | | | | | ĪB <sub>P</sub> | Lower Byte Enable Input | | | | | | | | | | | | | | | | <sup>1.</sup> A22 is not connected to the PSRAM component. #### 2 Signal descriptions See Figure 1: Logic diagram and Table 1: Signal names, for a brief overview of the signals connected to this device. #### 2.1 Address inputs (A0-A22) Addresses A0-A21 are common inputs for the Flash memory and the PSRAM components. The other line (A22) is an input for the Flash memory component only. The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Program/Erase Controller in the Flash memory, and they select the cells to be accessed in the PSRAM. #### 2.2 Data input/output (DQ0-DQ15) In the Flash memory, the Data I/O outputs the data stored at the selected address during a Bus Read operation or inputs a command or the data to be programmed during a Write Bus operation. In the PSRAM DQ0-DQ7 and/or DQ8-DQ15 carry the data to or from the upper and/or lower part(s) of the selected address during a Write or Read operation, when Upper Byte Enable $(\overline{UB}_P)$ and/or Lower Byte Enable $(\overline{LB}_P)$ is/are driven Low. ### 2.3 Flash Chip Enable ( $\overline{E}_F$ ) The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is Low, $V_{IL}$ , and Reset is High, $V_{IH}$ , the device is in active mode. When Chip Enable is at $V_{IH}$ the Flash memory is deselected, the outputs are high impedance and the power consumption is reduced to the standby level. It is not allowed to set $\overline{E}_F$ at $V_{IL}$ , $\overline{E1}_P$ at $V_{IL}$ and $E2_P$ at $V_{IH}$ at the same time. ### 2.4 Flash Output Enable ( $\overline{G}_F$ ) The Output Enable input controls data output during Flash memory Bus Read operations. ### 2.5 Flash Write Enable ( $\overline{W}_F$ ) The Write Enable controls the Bus Write operation of the Flash memories' Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable whichever occurs first. #### 2.6 Flash Write Protect ( $\overline{WP}_F$ ) Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is Low, $V_{IL}$ , Lock-Down is enabled and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at High, $V_{IH}$ , Lock-Down is disabled and the Locked-Down blocks can be locked or unlocked. (See the Lock Status Table in the M58LT128HTB datasheet). #### 2.7 Flash Reset ( $\overline{RP}_F$ ) The Reset input provides a hardware reset of the memory. When Reset is at $V_{IL}$ , the memory is in Reset mode: the outputs are high impedance and the current consumption is reduced to the Reset Supply Current $I_{DD2}$ . Refer to M58LT128HTB datasheet for the value of $I_{DD2}$ . After Reset all blocks are in the Locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Exiting Reset mode the device enters Asynchronous Read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. #### 2.8 Flash Latch Enable ( $\overline{L}_F$ ) Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is Low, $V_{IL}$ , and it is inhibited when Latch Enable is High, $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported. #### 2.9 Flash Clock (K<sub>F</sub>) The Clock input synchronizes the Flash memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at $V_{\rm IL}$ . Clock is don't care during Asynchronous Read and in write operations. #### 2.10 Flash Wait (WAIT<sub>F</sub>) WAIT is a Flash output signal used during Synchronous Read to indicate whether the data on the output bus are valid. This output is high impedance when Flash Chip Enable is at $V_{IH}$ or Flash Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one clock cycle in advance. The WAIT<sub>F</sub> signal is not gated by Output Enable. #### 2.11 PSRAM Chip Enable input (E1<sub>P</sub>) When asserted (Low), the Chip Enable, $\overline{E1}_{P}$ activates the memory state machine, address buffers and decoders, allowing Read and Write operations to be performed. When deasserted (High), all other pins are ignored, and the device is put, automatically, in low-power Standby mode. It is not allowed to set $\overline{E}_F$ at $V_{IL}$ , $\overline{E1}_P$ at $V_{IL}$ and $E2_P$ at $V_{IH}$ at the same time. #### 2.12 PSRAM Chip Enable input (E2<sub>p</sub>) The Chip Enable, E2<sub>P</sub>, puts the device in Deep Power-down mode when it is driven Low. This is the lowest power mode. #### 2.13 PSRAM Write Enable ( $\overline{W}_P$ ) The Write Enable, $\overline{W}_{P}$ controls the Bus Write operation of the memory. ### 2.14 PSRAM Output Enable ( $\overline{G}_P$ ) The Output Enable, $\overline{G}_P$ provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. ### 2.15 PSRAM Upper Byte Enable (UB<sub>P</sub>) The Upper Byte Enable, $\overline{\text{UB}}_{\text{P}}$ gates the data on the Upper Byte Data Inputs/Outputs (DQ8-DQ15) to or from the upper part of the selected address during a Write or Read operation. ### 2.16 PSRAM Lower Byte Enable ( $\overline{LB}_P$ ) The Lower Byte Enable, $\overline{LB}_{P}$ , gates the data on the Lower Byte Data Inputs/Outputs (DQ0-DQ7) to or from the lower part of the selected address during a Write or Read operation. ### 2.17 V<sub>DDF</sub> supply voltage V<sub>DDF</sub> provides the power supply to the internal cores of the Flash memory component. It is the main power supply for all Flash operations (Read, Program and Erase). #### 2.18 V<sub>CCP</sub> supply voltage The $V_{CCP}$ Supply Voltage supplies the power for all operations (Read or Write) and for driving the refresh logic, even when the device is not being accessed. #### 2.19 V<sub>DDQ</sub> supply voltage V<sub>DDQ</sub> provides the power supply for the Flash memory I/O pins. This allows all Outputs to be powered independently of the Flash Memory core power supply, V<sub>DDF</sub> #### 2.20 V<sub>PPF</sub> Program supply voltage V<sub>PPF</sub> is both a Flash control input and a Flash power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PPF}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PPF}$ is seen as a control input. In this case a voltage lower than $V_{PPLKF}$ gives an absolute protection against Program or Erase, while $V_{PPF} > V_{PP1}$ enables these functions (see the M58LT128HTB datasheet for the relevant values). $V_{PPF}$ is only sampled at the beginning of a Program or Erase; a change in its value after the operation has started does not have any effect and Program or Erase operations continue. If $V_{PPF}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PPF}$ must be stable until the Program/Erase algorithm is completed. #### 2.21 V<sub>SS</sub> ground $V_{SS}$ is the common ground reference for all voltage measurements in the Flash (core and I/O Buffers) and PSRAM chips. Note: The Flash memory device in a system should have their supply voltage ( $V_{DDF}$ ) and the program supply voltage $V_{PPF}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the package). See Figure 5: AC measurement load circuit. The PCB track widths should be sufficient to carry the required $V_{PPF}$ program and erase currents. #### 3 Functional description The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by three Chip Enable inputs: $\overline{E}_F$ for the Flash memory and $\overline{E1}_P$ and $E2_P$ for the PSRAM. Recommended operating conditions do not allow more than one device to be active at a time. The most common example is simultaneous read operations in the Flash memory and the PSRAM which would result in a data bus contention. Therefore it is recommended to put the other device in the high impedance state when reading the selected device. V<sub>DDF</sub> V<sub>PPF</sub> V<sub>DDQ</sub> A22 $\overline{\mathsf{E}_\mathsf{F}}$ $\overline{\mathsf{G}_\mathsf{F}}$ 128 Mbit DQ0-DQ15 $\overline{W}_{\text{F}}$ A0-A21 Flash $\overline{\mathsf{RP}}_\mathsf{F}$ Memory WAITF $\overline{WP}_{F}$ $\mathsf{K}_\mathsf{F}$ $V_{CCP}$ E<sub>1</sub><sub>P</sub> $\overline{\mathsf{G}}_{\mathsf{P}}$ $\overline{W}_{P}$ 64 Mbit **PSRAM** E2<sub>P</sub> $\overline{\mathsf{UB}}_\mathsf{P}$ $V_{SS}$ Figure 3. Functional block diagram 57 AI13217 Table 2. Operating modes<sup>(1)</sup> | Table 2. Op | berau | ing i | mode | 35(1) | | | | | | | | | | | | |------------------------------------|-----------------|------------------------------------------------------------------------------------------------|--------------------|---------------------|-----------------|----------------------------------|-----------------|--------------------------------|--------------------|-------------------|-------------------|----------------------------|----------------|----------------|----------------------------| | Operation | Ē <sub>F</sub> | $\overline{G}_{F}$ | $\overline{W}_{F}$ | Ī <sub>F</sub> | RP <sub>F</sub> | WAIT <sub>F</sub> <sup>(2)</sup> | E2 <sub>P</sub> | E1 <sub>P</sub> | $\overline{W}_{P}$ | G <sub>P</sub> | LB <sub>P</sub> , | <del>UB</del> <sub>P</sub> | A21 | DQ0-<br>DQ7 | DQ8-<br>DQ15 | | Flash Read | $V_{IL}$ | $V_{IL}$ | $V_{\text{IH}}$ | V <sub>IL</sub> (3) | $V_{IH}$ | | | | • | | • | | | Data | Out | | Flash Write | $V_{IL}$ | V <sub>IL</sub> V <sub>IH</sub> V <sub>IL</sub> V <sub>IL</sub> <sup>(3)</sup> V <sub>IH</sub> | | | | | | PSI | RAMı | must b | e disa | bled | | Data In | | | Flash Address<br>Latch | V <sub>IL</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | | | | | | | | | Data<br>Hi- | Out or<br>Z <sup>(4)</sup> | | Flash Output<br>Disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | Hi-Z | | Hi-Z | | | | i-Z | | | | | Flash Standby | $V_{\text{IH}}$ | Х | Х | Х | V <sub>IH</sub> | Hi-Z | | Any F | PSRA | M mod | le is al | lowed | | Н | i-Z | | Flash Reset | Х | Х | Х | Х | V <sub>IL</sub> | Hi-Z | | | | | | | | Н | i-Z | | Deep Power-<br>Down <sup>(5)</sup> | | | | | | | V <sub>IL</sub> | Х | Х | Х | Х | Х | Х | Hi-Z | Hi-Z | | Standby<br>(Deselected) | FI | Flash memory must be disabled | | | sabled | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | Х | Н | i-Z | | | Output Disable | | | | | | | | | | V <sub>IH</sub> | Х | Х | (6) | Н | i-Z | | Output Disable | | | | | | | | | | | $V_{IH}$ | V <sub>IH</sub> | | Н | i-Z | | No Read | | | | | | | | | | | V <sub>IH</sub> | V <sub>IH</sub> | | Hi-Z | Hi-Z | | Upper Byte<br>Read | | | | | | | | | V <sub>IH</sub> | H V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | | Hi-Z | Data<br>Output | | Lower Byte<br>Read | | | | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | | Data<br>Output | Hi-Z | | Word Read | Λnv | Any Flash memory mode is allowed | | | allowed | V <sub>IH</sub> | V <sub>IL</sub> | | | V <sub>IL</sub> | V <sub>IL</sub> | Valid | Data<br>Output | Data<br>Output | | | No Write | Ariy | rias | sii iiiei | niory ii | ioue is | allowed | | | | | $V_{IH}$ | $V_{IH}$ | | Invalid | Invalid | | Upper Byte<br>Write | | | | | | | | | V <sub>IH</sub> | V <sub>IL</sub> | | Invalid | Data<br>Input | | | | Lower Byte<br>Write | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> <sup>(7)</sup> | V <sub>IL</sub> | V <sub>IH</sub> | | Data<br>Input | Invalid | | | | Word Write | | | | | | | | | | V <sub>IL</sub> | V <sub>IL</sub> | | Data<br>Input | Data<br>Input | | - 1. X = Don't care. - WAIT signal polarity is configured using the Set Configuration Register command. See the M58LT128HTB datasheet for details. - 3. $\overline{L}_F$ can be tied to $V_{IH}$ if the valid address has been previously latched. - 4. Depends on $\overline{G}_F$ . - 5. Deep Power-Down mode can be entered from Standby state and all DQ pins are in High-Z state. - 6. A0 to A21 can be either $V_{IH}$ or $V_{IL}$ but must valid before the read or write operation. - Ḡ<sub>P</sub> can be V<sub>IL</sub> during the Wr<u>ite opera</u>tion if the following conditions are satisfied: <u>a- W</u>rite pulse is initiated by E1<sub>P</sub> (E1<sub>P</sub> Controlled Write timing), or cycle time of the previous operation cycle is satisfied. b- G stays V<sub>IL</sub> during the entire Write cycle. **\_\_\_\_\_** ### 4 Maximum rating Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 3. Absolute maximum ratings | Symbol | Parameter | Val | Unit | | |----------------------------|------------------------------------------------|-------------|------|-------| | Symbol | ratameter | Min | Max | | | T <sub>A</sub> | Ambient Operating Temperature | -25 | 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -25 | 85 | °C | | T <sub>STG</sub> | Storage Temperature | <b>–</b> 55 | 125 | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.5 | 3.6 | V | | V <sub>DDF</sub> | Flash Memory Core Supply Voltage | -0.2 | 2.5 | V | | $V_{\rm DDQ}, V_{\rm CCP}$ | PSRAM and Input/Output Supply Voltages | -0.2 | 3.6 | V | | V <sub>PPF</sub> | Flash Program Voltage | -0.2 | 10 | V | | Io | Output Short Circuit Current | - | 100 | mA | | t <sub>VPPFH</sub> | Time for V <sub>PPF</sub> at V <sub>PPFH</sub> | | 100 | hours | #### 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 4: Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 4. Operating and AC measurement conditions | Parameter | Flash m | emories | PSF | Unit | | |-------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------|-------| | Farameter | Min | Max | Min | Max | Oilit | | V <sub>DDF</sub> Supply Voltage | 1.7 | 2.0 | _ | - | V | | V <sub>CCP</sub> Supply Voltage | - | _ | 2.7 | 3.5 | V | | V <sub>DDQ</sub> Supply Voltage | 2.7 | 3.5 | _ | - | V | | V <sub>PPF</sub> Supply Voltage (Factory environment) | 8.5 | 9.5 | - | - | V | | V <sub>PPF</sub> Supply Voltage (Application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | - | _ | V | | Ambient Operating Temperature | -25 | 85 | -30 | 85 | °C | | Load Capacitance (C <sub>L</sub> ) | 3 | 0 | 5 | pF | | | Output Circuit Resistors (R <sub>1</sub> , R <sub>2</sub> ) | 22 | | 22 | | kΩ | | Input Rise and Fall Times | | 5 | 5 | | ns | | Input Pulse Voltages | 0 to V <sub>DDQ</sub> | | 0 to V <sub>DDQ</sub> | | V | | Input and Output Timing Ref. Voltages | V <sub>DE</sub> | <sub>OQ</sub> /2 | V <sub>DE</sub> | <sub>OQ</sub> /2 | V | Figure 4. AC measurement I/O waveform AI08364B V<sub>DDF</sub> V<sub>DDQ</sub> DEVICE UNDER TEST C<sub>L</sub> includes JIG capacitance Figure 5. AC measurement load circuit Table 5. Device capacitance<sup>(1)</sup> | Symbol | Parameter | Test Condition | | Max | Unit | |------------------|--------------------|-----------------------|--|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 15 | pF | <sup>1.</sup> Sampled only, not 100% tested. Please refer to the M58LT128HTB and M69KW096B datasheets for further DC and AC characteristic values and illustrations. #### 6 Package mechanical In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second-level interconnect. The category of Second-Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. D D1 Ф0 Оφ 0000000 0000000 0000000 SE 00000000 Ε E2 E1 00000000 BALL "A1 OC FΕ FE1 BGA-Z42 Figure 6. Stacked TFBGA88 8x10 mm - 8x10 active ball array, 0.8 mm pitch, bottom view outline 1. Drawing is not to scale. Table 6. Stacked TFBGA88 8x10 mm - 8x10 active ball array, 0.8 mm pitch, package data | Complete | | millimeters | | | inches | | |----------|--------|-------------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.200 | | | 0.0472 | | A1 | | 0.200 | | | 0.0079 | | | A2 | 0.850 | | | 0.0335 | | | | b | 0.350 | 0.300 | 0.400 | 0.0138 | 0.0118 | 0.0157 | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | D1 | 5.600 | | | 0.2205 | | | | ddd | | | 0.100 | | | 0.0039 | | Е | 10.000 | 9.900 | 10.100 | 0.3937 | 0.3898 | 0.3976 | | E1 | 7.200 | | | 0.2835 | | | | E2 | 8.800 | | | 0.3465 | | | | е | 0.800 | - | - | 0.0315 | - | _ | | FD | 1.200 | | | 0.0472 | | | | FE | 1.400 | | | 0.0551 | | | | FE1 | 0.600 | | | 0.0236 | | | | SD | 0.400 | | | 0.0157 | | | | SE | 0.400 | | | 0.0157 | | | #### Part numbering 7 Table 7. Ordering information scheme T = Tape & Reel Packing E = ECOPACK® package, standard packing F = ECOPACK® package, tape and reel packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. # 8 Revision history Table 8. Document revision history | Date | Revision Changes | | | |-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 30-May-2006 | 0.1 | Initial release. | | | 20-Apr-2007 | 1 | Document status changed from Target Specification to Preliminary Data. Updated V <sub>DDF</sub> , V <sub>CCP</sub> and V <sub>DDQ</sub> voltage ranges. Section 2.7: Flash Reset (RP <sub>F</sub> ) updated. | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 477