

## POWER MANAGEMENT

#### **Features**

- Input supply voltage range — 2.9V to 5.5V
- Charge pump modes 1x, 1.5x and 2x
- PWM dimming control with low pass filter provides DC backlight current (not pulsed)
- Two independently configurable backlight banks
- PWM frequency range 200Hz to 50kHz
- Seven adjustable current sinks 500µA to 25mA
- Backlight current accuracy  $\pm 1.5\%$  typical
- Backlight current matching ±0.5% typical
- LED float detection
- Charge pump frequency 250kHz
- Low shutdown current 0.1µA typical
- Ultra-thin package 3 x 3 x 0.6(mm)
- Fully WEEE and RoHS compliant, and halogen free.

# **Applications**

- Cellular phones, smart phones, and PDAs
- LCD display modules
- Portable media players
- **Digital cameras**
- Personal navigation devices
- Display/keypad backlighting and LED indicators

# **Backlight Driver for 7 LEDs with Charge Pump and PWM Control**

## Description

The SC656 is a high efficiency charge pump LED driver using Semtech's proprietary charge pump technology. Performance is optimized for use in single-cell Li-ion battery applications.

The device provides backlight current using up to seven matched current sinks. The load and supply conditions determine whether the charge pump operates in 1x, 1.5x, or 2x mode. The seven backlights can be configured as a single group or split into two independent banks by setting the state of the BANK2 and BANK1 pins. If only one bank is needed, the BANK2, BANK1, ENS and ISETS pins must be grounded.

The maximum current per LED in each bank is set by a resistor connected to ISETM or ISETS. LED current can be set between 500µA and 25mA. Backlight current is varied by applying a pulse-width modulated (PWM) signal to the ENM pin for the main LED bank and the ENS pin for the sub LED bank. The resulting DC current in each LED  $(I_{\mu})$  is equal to the maximum current setting multiplied by the duty cycle of the PWM signal. During PWM operation, a low-pass filter is used to develop a DC current through the LED. The resulting power conversion is more efficient than comparable pulsed current solutions. Backlight fading is initiated when the duty cycle is changed.

The 3 x 3 (mm) package and minimal number of small external components make the SC656 an ideal backlight driver solution for space-limited designs.

## **Typical Application Circuit**



1



# **Pin Configuration**



# **Ordering Information**

| Package          |
|------------------|
| MLPQ-UT-20 3×3   |
| Evaluation Board |
|                  |

Notes:

- (1) Available in tape and reel only. A reel contains 3,000 devices.
- (2) Lead-free package only. Device is WEEE and RoHS compliant, and halogen free.

# **Marking Information**





## **Absolute Maximum Ratings**

| IN, OUT (V)0.3 to +6.0                                                   |
|--------------------------------------------------------------------------|
| C1+, C2+ (V)0.3 to $(V_{OUT} + 0.3)$                                     |
| Pin Voltage — All Other Pins (V) $\dots -0.3$ to (V <sub>IN</sub> + 0.3) |
| OUT Short Circuit Duration Continuous                                    |
| ESD Protection Level <sup>(1)</sup> (kV) 3                               |

# **Recommended Operating Conditions**

| Ambient Temperature Range (°C)40 $\leq T_A \leq +85$                           |
|--------------------------------------------------------------------------------|
| Input Voltage (V) 2.9 to 5.5                                                   |
| Output Voltage (V) 2.5 to 5.25                                                 |
| Voltage Difference between any two LEDs (V) $\dots \Delta V_{F} \le 1.0^{(2)}$ |

## **Thermal Information**

| Thermal Resistance, Junction to $Ambient^{(3)}(^{\circ}C/W) \dots 40$ |
|-----------------------------------------------------------------------|
| Maximum Junction Temperature (°C)+150                                 |
| Storage Temperature Range (°C)65 to +150                              |
| Peak IR Reflow Temperature (10s to 30s) (°C) +260                     |

Exceeding the above specifications may result in permanent damage to the device or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended.

NOTES:

- (1) Tested according to JEDEC standard JESD22-A114-B.
- (2)  $\Delta V_{F(max)} = 1.0V$  when  $V_{IN} = 2.9V$ , higher  $V_{IN}$  supports higher  $\Delta V_{F(max)}$
- (3) Calculated from package in still air, mounted to 3 x 4.5(in), 4 layer FR4 PCB per JESD51 standards.

# **Electrical Characteristics** -

Unless otherwise noted,  $T_A = +25^{\circ}$ C for Typ, -40°C to +85°C for Min and Max,  $T_{J(MAX)} = 125^{\circ}$ C,  $V_{IN} = 3.7$ V,  $C_{IN} = C_2 = 2.2 \mu$ F, (ESR = 0.03 $\Omega$ ), 500 $\mu$ A <  $I_{FS BL}$  < 25mA, Duty Cycle of PWM = 100%, All 7 LEDs connected and enabled as a single bank.

| Parameter                                 | Symbol                 | Conditions                                                                                                   |      | Тур  | Мах  | Units |
|-------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Shutdown Current                          | I <sub>Q(OFF)</sub>    | $T_A = 25^{\circ}C$                                                                                          |      | 0.1  | 2    | μΑ    |
|                                           |                        | 1x mode, $V_{IN}$ = 3.7V, 7 LEDs at 1mA on main bank,<br>PWM duty cycle = 5%, $R_{ISETM}$ = 4.99k $\Omega$   |      | 2.5  |      |       |
| Quiescent Current                         | ۱ <sub>Q</sub>         | 1.5x mode, $V_{IN}$ = 3.2V, 7 LEDs at 1mA on main bank,<br>PWM duty cycle = 5%, $R_{ISETM}$ = 4.99k $\Omega$ |      | 2.8  |      | mA    |
|                                           |                        | 2x mode, $V_{IN}$ = 2.9V, 7 LEDs at 1mA on main bank,<br>PWM duty cycle = 5%, $R_{ISETM}$ = 4.99kΩ           |      | 3.0  |      |       |
| Maximum Total Output Current              | I <sub>OUT(MAX)</sub>  | $V_{IN} > 3.0V$ , sum of all active LED currents,<br>$V_{OUT(MAX)} = 4.2V$                                   |      |      |      | mA    |
| Backlight Current Setting                 | I <sub>FS_BL</sub>     | PWM duty cycle = 100%, 200k $\Omega \ge R_{ISETX} \ge 4k\Omega$                                              | 0.5  |      | 25   | mA    |
| Current Gain <sup>(1)</sup>               | I <sub>GAIN</sub>      | Gain from $I_{ISETX}$ to $I_{FS_{BL}}$                                                                       |      | 100  |      | A/A   |
| Current Set Voltage                       | V <sub>IN - ISET</sub> | Voltage across R <sub>ISETX</sub>                                                                            |      | 1    |      | V     |
| Backlight Current Matching <sup>(2)</sup> | I <sub>BL-BL</sub>     | I <sub>FS_BL</sub> = 12mA, Duty = 100%                                                                       | -3.5 | ±0.5 | +3.5 | %     |
| Backlight Current Accuracy                | I <sub>BL_ACC</sub>    | I <sub>FS_BL</sub> = 12mA, Duty = 100%                                                                       |      | ±1.5 |      | %     |
| EN/PWM Input Frequency                    | f <sub>EN/PWM</sub>    | Duty-cycle percentage changes linearly with $I_{FS_{BL}}$                                                    |      |      | 50   | kHz   |
| ENM, ENS Minimum High                     | t <sub>HIGH_MIN</sub>  |                                                                                                              |      | 1    |      | μs    |



# **Electrical Characteristics (continued)**

| Parameter                                          | Symbol                 | Conditions                                                                   |    | Тур  | Мах | Units |
|----------------------------------------------------|------------------------|------------------------------------------------------------------------------|----|------|-----|-------|
| Current Transition Settling Time                   | t <sub>s</sub>         | Duty cycle change from 100% to 50% <sup>(1)(4)</sup>                         |    | 0.5  |     | s     |
| ENM/ENS Low Time                                   | t <sub>LT</sub>        | Time that voltage on ENM or ENS can be low with-<br>out disabling the device |    | 5    | ms  |       |
| 1x Mode to 1.5x Mode<br>Falling Transition Voltage | V <sub>trans1x</sub>   | $I_{OUT} = 70 \text{mA}, I_{BLn} = 10 \text{mA}, V_{OUT} = 3.2 \text{V}$     |    | 3.26 |     | V     |
| 1.5x Mode to 2x Mode<br>Falling Transition Voltage | V <sub>TRANS1.5x</sub> | $I_{OUT} = 70 \text{mA}, I_{BLn} = 10 \text{mA}, V_{OUT} = 4.0 V^{(3)}$      |    | 2.90 |     | V     |
| Current Sink Off-State<br>Leakage Current          | l <sub>BLn(off)</sub>  | $V_{IN} = V_{BLn} = 4.2V$                                                    |    | 0.1  | 1   | μΑ    |
| Charge Pump Frequency                              | f <sub>PUMP</sub>      | V <sub>IN</sub> = 3.2V                                                       |    | 250  |     | kHz   |
|                                                    | _                      | OUT pin shorted to GND                                                       | 50 |      |     |       |
| Output Short Circuit Current Limit                 | I <sub>OUT(SC)</sub>   | I <sub>OUT(SC)</sub> V <sub>OUT</sub> > 2.5V                                 |    | 400  |     | mA    |
| Under Voltage Lockout Threshold                    | V <sub>UVLO</sub>      | Increasing V <sub>IN</sub> — lockout released                                |    | 2.4  |     | V     |
| UVLO Hysteresis                                    | V <sub>UVLO-HYS</sub>  |                                                                              |    | 500  |     | mV    |
| Over-Voltage Protection                            | V <sub>OVP</sub>       |                                                                              |    | 5.7  | 6.0 | V     |
| Over-Temperature                                   | T <sub>ot</sub>        | Rising Temperature 165                                                       |    |      | °C  |       |
| OT Hysteresis                                      | T <sub>OT-HYS</sub>    |                                                                              |    | 25   |     | °C    |
| Digital Logic Pins — ENM, ENS, BA                  | NK2, AND BA            | NK1                                                                          |    |      | 1   | 1     |
| Input High Threshold                               | V <sub>IH</sub>        | V <sub>IN</sub> = 5.5V 1.4                                                   |    |      | V   |       |
| Input Low Threshold                                | V <sub>IL</sub>        | V <sub>IN</sub> = 2.9V                                                       |    | 0.4  | V   |       |
| Input High Current                                 | I <sub>IH</sub>        | V <sub>IN</sub> = 5.5V                                                       |    | 1    | μΑ  |       |
| Input Low Current                                  | I <sub>IL</sub>        | V <sub>IN</sub> = 5.5V 1                                                     |    | 1    | μΑ  |       |

Notes:

(1) Guaranteed by design

(2) Current matching equals ± [I<sub>BL(MAX)</sub> - I<sub>BL(MIN</sub>] / [I<sub>BL(MAX)</sub> + I<sub>BL(MIN</sub>].
(3) Test voltage is V<sub>OUT</sub> = 4.0V — a relatively extreme LED voltage used to force a transition during test. Typically V<sub>OUT</sub> = 3.2V for white LEDs.

(4) The settling time is affected by the magnitude of change in the PWM duty cycle.



# **Typical Characteristics**

 $C_{IN} = C_{OUT} = C_1 = C_2 = 2.2 \mu F - 0603 \text{ size} (1608 \text{ metric})$ 

Backlight Accuracy (7 LEDs) — 25mA Each



Backlight Accuracy (7 LEDs) — 12mA Each



Backlight Accuracy (7 LEDs) — 5mA Each





Backlight Matching (7 LEDs) — 12mA Each



Backlight Matching (7 LEDs) — 5mA Each





#### Charge Pump Efficiency (7 LEDs) — 25mA Each



#### Charge Pump Efficiency (7 LEDs) — 12mA Each



#### Charge Pump Efficiency (7 LEDs) — 5mA Each





#### Backlight Current (7 LEDs) — 12mA Each



#### Backlight Current (7 LEDs) — 5mA Each













#### Ripple — 1.5X Mode



#### Ripple — 2X Mode







Time (20µs/div)



# 100% 50%

V<sub>PWM</sub> (2V/div)

0V-

Time (200ms/div)

#### DC Backlight Current — 200Hz PWM





# **Pin Descriptions**

| Pin # | Pin Name | Pin Function                                                                                                                                         |  |
|-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | ENS      | Enable pin for sub display LED bank — also used as the PWM dimming control input for this bank                                                       |  |
| 2     | IN       | Battery voltage input                                                                                                                                |  |
| 3     | ISETM    | urrent setting pin — connect a resistor between ISETM and IN to set the main bank LED<br>urrent.                                                     |  |
| 4     | ISETS    | Current setting pin — connect a resistor between ISETS and IN to set the sub bank LED current.                                                       |  |
| 5     | BL1      | Current sink output for backlight LED 1 — leave this pin open if unused                                                                              |  |
| 6     | BL2      | Current sink output for backlight LED 2 — leave this pin open if unused                                                                              |  |
| 7     | BL3      | Current sink output for main backlight LED 3 — leave this pin open if unused                                                                         |  |
| 8     | BL4      | Current sink output for main backlight LED 4 — leave this pin open if unused                                                                         |  |
| 9     | BL5      | Current sink output for main backlight LED 5 — leave this pin open if unused                                                                         |  |
| 10    | BL6      | Current sink output for main backlight LED 6 — leave this pin open if unused                                                                         |  |
| 11    | BL7      | Current sink output for main backlight LED 7 — leave this pin open if unused                                                                         |  |
| 12    | BANK 1   | Logic input that, along with BANK 2, controls the configuration of the main and sub bank functions. See application information section for details. |  |
| 13    | BANK 2   | Logic input that, along with BANK 1, controls the configuration of the main and sub bank functions. See application information section for details. |  |
| 14    | GND      | Ground pin                                                                                                                                           |  |
| 15    | C2-      | Negative connection to bucket capacitor 2                                                                                                            |  |
| 16    | C1-      | Negative connection to bucket capacitor 1                                                                                                            |  |
| 17    | C1+      | Positive connection to bucket capacitor 1                                                                                                            |  |
| 18    | C2+      | Positive connection to bucket capacitor 2                                                                                                            |  |
| 19    | OUT      | Charge pump output — all LED anode pins are connected to this pin.                                                                                   |  |
| 20    | ENM      | Enable pin for the main display LED bank — also used as the PWM dimming control input for this bank                                                  |  |



# **Block Diagram**





# **Applications Information**

## **General Description**

This design is optimized for handheld applications supplied from a single Li-Ion cell and includes the following key features:

- A high efficiency fractional charge pump that supplies power to all LEDs
- Seven matched current sinks that control LED backlighting current, providing 500µA to 25mA per LED
- Two LED bank options with independent current settings and enable pins with PWM control of LED brightness.

#### **High Current Fractional Charge Pump**

The backlight outputs are supported by a high efficiency, high current fractional charge pump output at the OUT pin. The charge pump multiplies the input voltage by 1, 1.5, or 2 times. The charge pump switches at a fixed frequency of 250kHz in 1.5x and 2x modes and is disabled in 1x mode to save power and improve efficiency.

The mode selection circuit automatically selects the 1x, 1.5x, or 2x mode based on circuit conditions such as LED voltage, input voltage, and load current. The 1x mode is the most efficient mode, followed by 1.5x and 2x modes. Circuit conditions such as low input voltage, high output current, or high LED voltage place a higher demand on the charge pump output. A higher numerical mode (1.5x or 2x) may be needed momentarily to maintain regulation at the OUT pin during intervals of high demand. The charge pump responds to momentary high demands, setting the charge pump to the optimum mode to deliver the output voltage and load current while optimizing efficiency. Hysteresis is provided to prevent mode toggling.

The charge pump requires two bucket capacitors for proper operation. One capacitor must be connected between the C1+ and C1- pins and the other must be connected between the C2+ and C2- pins as shown in the Typical Application Circuit diagram. These capacitors should be equal in value, with a minimum capacitance of 1 $\mu$ F to support the charge pump current requirements. The device also requires at least 1 $\mu$ F capacitance on the IN pin and at least 1 $\mu$ F capacitance on the OUT pin to minimize noise and support the output drive requirements of

 $I_{out}$  up to 90mA. For output currents higher than 90mA, a nominal value of 2.2µF is recommended for  $C_{out}$  and  $C_{IN}$ .

Capacitors with X7R or X5R ceramic dielectric are strongly recommended for their low ESR and superior temperature and voltage characteristics. Y5V capacitors should not be used as their temperature coefficients make them unsuitable for this application.

#### **Capacitor Recommendations**

The full rated output of 175mA is achieved using  $2.2\mu$ F 0603 size capacitors for input, output, and bucket capacitors.

For applications which do not require the full 175mA output capability of the SC656, a lower cost and smaller size capacitor option may be used. The 1 $\mu$ F capacitor in Table 1 may be used with no loss in accuracy, for up to 90mA of output current.

| Capacitance<br>Value of<br>$C_{IN} = C_{OUT}$<br>$= C_1 = C_2$ | Size Code<br>EIA (JIS) | Application I <sub>our</sub> Limit      |
|----------------------------------------------------------------|------------------------|-----------------------------------------|
| 2.2µF                                                          | 0603 (1608)            | up to $I_{OUT} = 175 \text{mA}^{(1)}$   |
| 1.0µF                                                          | 0402 (1005)            | up to $I_{OUT} = 90 \text{mA}^{(2)(3)}$ |

#### Table 1 — Capacitor Recommendations

Notes:

- (1) Note that  $2.2\mu F$  in the 0402 size is not equivalent to  $2.2\mu F$  in the 0603 size, so 0402 may not be substituted for this application.
- (2) Larger size capacitors may be substituted.
- (3) Exceeding 90mA, or using less than 1.0µF, may cause excessive peak-to-peak output ripple, (>120mV), and some loss of accuracy in 1.5x mode.

## **Bank Control Options**

The backlight drivers can be configured as a single bank or as two independently controlled banks. The configuration of the banks is determined by the BANK2 and BANK1 pins as described in Table 2. The ENM and ISETM pins control the brightness of LEDs assigned to the main bank, and the ENS and ISETS pins allow the sub bank current to be set independently as described in the following section. Note that when both BANK2 and BANK1 are set to 0, the sub bank feature is disabled. In this case, both ENS and ISETS should be tied to GND.



# **Applications Information (continued)**

| Bank 2 | Bank 1 | Main Bank | Sub Bank  |
|--------|--------|-----------|-----------|
| 0      | 0      | BL1 — BL7 | none      |
| 0      | 1      | BL2 — BL7 | BL1       |
| 1      | 0      | BL3 — BL7 | BL1 — BL2 |
| 1      | 1      | BL4 — BL7 | BL1 — BL3 |

#### LED Backlight Current Sinks

The full scale backlight current ( $I_{FS_{BL}}$ ) is set via the current through the ISET pin controlling the corresponding LED bank (ISETM or ISETS) . The  $I_{FS_{BL}}$  is regulated to the value of the ISETM or ISETS pin current multiplied by an internal gain of 100A/A.  $R_{ISETM}$  and  $R_{ISETS}$  are used to control the current into the ISETM and ISETS pins. The relationship between each resistance  $R_{ISETX}$  and the full scale backlight current is:

 $R_{ISETx} = 100/I_{FS BL}$ 

All backlight current sinks have matched currents, even when there is a variation in the forward voltages ( $\Delta V_F$ ) of the LEDs. A  $\Delta V_F$  of 1.0V is supported when the input voltage is at 2.9V. Higher  $\Delta V_F$  LED mis-match is supported when  $V_{IN}$  is higher than 2.9V. All current sink outputs are compared and the lowest output is used for setting the voltage regulation at the OUT pin. This is done to ensure that sufficient bias exists for all LEDs.

Any unused LED driver outputs must be left open for normal operation.

#### **PWM Operation**

A PWM signal on the ENM or ENS pin can be used to adjust the DC current through the LEDs. When the duty cycle is 100%, the backlight current through each LED ( $I_{BL}$ ) equals the full scale current set by the corresponding ISET pin. As the duty cycle decreases, the ENM or ENS input samples the control signal and converts the duty cycle to a DC current level. In conventional PWM controlled systems, the output current pulses on and off with the PWM input to achieve an average output current. Providing a DC current through the LEDs instead of a pulsed current provides an efficiency advantage over other PWM controlled systems by allowing the charge pump to remain in 1x mode longer since the maximum current is equal to the average current.

#### **PWM Sampling**

The sampling system that translates the PWM signal to a DC current requires the ENM and ENS pins to have a minimum high time  $t_{HIGH\_MIN}$  to set the DC level. High time less than  $t_{HIGH\_MIN}$  impacts the accuracy of the target  $I_{BL}$ . The minimum duty cycle needed to support the minimum high time specification varies with the applied PWM frequency (see figure 1). Note that use of a lower PWM frequency, from 200Hz to 10kHz, will support lower minimum duty cycle and an extended backlight dimming range.



Figure 1 — Minimum Duty Cycle

#### Shutdown Mode

Shutdown occurs after ENM and ENS are both held low for an interval of 15ms or more. When the ENM and ENS pins are both held low for 5ms or less, the device will not shutdown.

#### **Protection Features**

The SC656 provides several protection features to safeguard the device from catastrophic failures. These features include:

- Output Open Circuit Protection
- Over-Temperature Protection
- Charge Pump Output Current Limit
- LED Float Detection



# **Applications Information (continued)**

#### **Output Open Circuit Protection**

Over-Voltage Protection (OVP) at the OUT pin prevents the charge pump from producing an excessively high output voltage. In the event of an open circuit between the OUT pin and all current sinks (no loads connected), the charge pump runs in open loop and the voltage rises up to the OVP limit. OVP operation is hysteretic, meaning the charge pump will momentarily turn off until  $V_{oUT}$  is sufficiently reduced. The maximum OVP threshold is 6.0V, allowing the use of a ceramic output capacitor rated at 6.3V.

#### **Over-Temperature Protection**

The Over-Temperature (OT) protection circuit prevents the device from overheating and experiencing a catastrophic failure. When the junction temperature exceeds 165°C, the device goes into thermal shutdown with all outputs disabled until the junction temperature is reduced. All register information is retained during thermal shutdown. Hysteresis of 20°C is provided to ensure that the device cools sufficiently before re-enabling.

#### **Charge Pump Output Current Limit**

The device limits the charge pump current at the OUT pin. If the OUT pin is shorted to ground, or  $V_{out}$  is lower than 2.5V, the typical output current limit is 70mA. The output current is limited to 225mA when over loaded resistively with  $V_{out}$  greater than 2.5.

#### **LED Float Detection**

Float detect is a fault detection feature of the LED backlight outputs. If an output is programmed to be enabled and an open circuit fault occurs at any backlight output, that output will be disabled to prevent a sustained output OVP condition from occurring due to the resulting open loop. Float detect ensures device protection but does not ensure optimum performance.

#### **PCB Layout Considerations**

The layout diagram in Figure 2 illustrates a proper two layer PCB layout for the SC656 and supporting components. Following fundamental layout rules is critical for achieving the performance specified in the Electrical Characteristics table. The following guidelines are recommended when developing a PCB layout:



Figure 2 — Recommended Layout



# **Applications Information (continued)**

- Place all bucket and decoupling capacitors C1, C2, C<sub>IN</sub>, and C<sub>OUT</sub> — as close to the device as possible.
- All charge pump current passes through pins IN, OUT, C1+, C2+, C1-, and C2-. Therefore, ensure that all connections to these pins make use of wide traces so that the voltage drop on each connection is minimized.
- The GND pin should be connected to a ground plane using multiple vias to ensure proper thermal connection for optimal heat transfer.
- Make solid ground connections between the grounds of the C<sub>OUT</sub>, C<sub>IN</sub>, and the GND pin on the device.
- Resistors R<sub>SETM</sub> and R<sub>SETS</sub> should be connected as shown in Figure 2, close to pins IN and ISET. The placement and routing shown minimizes parasitic capacitance at the ISET pin.

- Figure 3 shows the pads on layer 1 that should be connected with vias to layer 2. C<sub>IN</sub>, C<sub>OUT</sub> and the GND pin all use vias to connect to the ground plane.
- Figure 4 shows layer 2, which functions as the ground plane. Layer 2 is also used for routing signals to pins ENM, ENS, BANK1, and BANK2. A void in the copper beneath the ISETM and ISETS pins serves to reduce capacitance coupled from these pins to ground.
- Avoid coupling noise to the ENM and ENS pins. This will help prevent unintended clocking of the PWM. The layout should be routed to achieve the least possible trace to trace capacitance between ENM and ENS. Also, minimize trace capacitance between ENM or ENS and any high speed signals.





Figure 4 — Layer 2



# Outline Drawing — MLPQ-UT-20 3x3





# Land Pattern — MLPQ-UT-20 3x3



|     | DIMENSIONS |             |  |  |  |
|-----|------------|-------------|--|--|--|
| DIM | INCHES     | MILLIMETERS |  |  |  |
| С   | (.114)     | (2.90)      |  |  |  |
| G   | .083       | 2.10        |  |  |  |
| Н   | .067       | 1.70        |  |  |  |
| K   | .067       | 1.70        |  |  |  |
| Р   | .016       | 0.40        |  |  |  |
| R   | .004       | 0.10        |  |  |  |
| Х   | .008       | 0.20        |  |  |  |
| Y   | .031       | 0.80        |  |  |  |
| Z   | .146       | 3.70        |  |  |  |

NOTES:

- 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES).
- 2. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET.
- 3. THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE.

**Contact Information** 

Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111 Fax: (805) 498-3804

www.semtech.com