

# iChip CO561AD-S

# Datasheet

# Ver. 1.04



International: Connect One Ltd. 2 Hanagar Street Kfar Saba 44425, Israel Tel: +972-9-766-0456 Fax: +972-9-766-0461 E-mail: info@connectone.com http://www.connectone.com

#### USA:

Connect One Semiconductors, Inc. 15818 North 9th Ave. Phoenix, AZ 85023 Tel: 408-986-9602 Fax: 602-485-3715 E-mail: info@connectone.com http://www.connectone.com

Pub. No. 11-3500-00, ©Copyright January 2003

Information provided by Connect One Ltd. is believed to be accurate and reliable. However, Connect One assumes no responsibility for its use, nor any infringement of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent rights of Connect One other than for circuitry embodied in Connect One's products. Connect One reserves the right to change circuitry at any time without notice. This document is subject to change without notice.

The software described in this document is furnished under a license agreement and may be used or copied only in accordance with the terms of such a license agreement. It is forbidden by law to copy the software on any medium except as specifically allowed in the license agreement. No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including but not limited to photocopying, recording, transmitting via fax and/or modem devices, scanning, and/or information storage and retrieval systems for any purpose without the express written consent of Connect One.

iChip, iChip LAN, Socket iChip, Embedded iModem, Internet Controller, iLAN, iModem, Instant Internet, AT+i, and Connect One are trademarks of Connect One Ltd.

Copyright © 2000 - 2002 Connect One Ltd. All rights reserved.

|         | Revision History 11-3500-00 |                                                                                                                                     |  |  |
|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Version | Date                        | Description                                                                                                                         |  |  |
| 1.00    | November 2002               | Changed data sheet format of publication 11-3100-07.<br>Separated CO561AD-S and CO561AD-L data sheets.<br>Updated pin descriptions. |  |  |
| 1.04    | January 2003                | Internal Editing                                                                                                                    |  |  |

## Contents

| 1 | Introd                                                                                                 | uction                                                                                                                                                                                                                                             | . 1-1                                                                                  |
|---|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 2 | Order                                                                                                  | ing Information                                                                                                                                                                                                                                    | . 2-1                                                                                  |
|   | 2.1                                                                                                    | iChip Order Number                                                                                                                                                                                                                                 | . 2-1                                                                                  |
| 3 | Functi                                                                                                 | onal Description                                                                                                                                                                                                                                   | . 3-1                                                                                  |
|   | 3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.2.3<br>3.2.4<br>3.2.5<br>3.2.6<br>3.2.7                              | Overview<br>Technical Specifications<br>General<br>Data Rates<br>Operation<br>Remote Internet Firmware Update<br>Host Serial Connection<br>Serial Connection to Analog Modem<br>Hardware and Software Flow Control                                 | . 3-1<br>. 3-1<br>. 3-1<br>. 3-1<br>. 3-1<br>. 3-2<br>. 3-2<br>. 3-2<br>. 3-3<br>. 3-3 |
| 4 | Hardw                                                                                                  | vare Interface                                                                                                                                                                                                                                     | . 4-1                                                                                  |
|   | 4.1<br>4.2                                                                                             | Host Interface<br>Serial Modem Interface                                                                                                                                                                                                           | . 4-1<br>. 4-2                                                                         |
| 5 | Pin De                                                                                                 | escriptions                                                                                                                                                                                                                                        | . 5-1                                                                                  |
|   | 5.1<br>5.2<br>5.2.1<br>5.2.2<br>5.2.3                                                                  | iChip CO561AD-S Pin Assignments<br>iChip Pin Functional Descriptions<br>Local BUS Signals <sup>(*)</sup><br>Miscellaneous Signals<br>Host Interface Signals                                                                                        | . 5-1<br>. 5-2<br>. 5-2<br>. 5-4<br>. 5-6                                              |
| 6 | Electri                                                                                                | ical/Mechanical Specifications                                                                                                                                                                                                                     | . 6-1                                                                                  |
|   | $\begin{array}{c} 6.1 \\ 6.1.1 \\ 6.1.2 \\ 6.2 \\ 6.2.1 \\ 6.2.2 \\ 6.2.3 \\ 6.2.4 \\ 6.3 \end{array}$ | Environmental Specifications<br>Absolute Maximum Ratings<br>DC Operating Characteristics<br>Interface Timing and Waveforms<br>Switching Characteristic<br>Local BUS Read Cycle<br>Local BUS Write Cycle<br>Clock Waveform<br>Mechanical Dimensions | . 6-1<br>. 6-1<br>. 6-2<br>. 6-3<br>. 6-3<br>. 6-4<br>. 6-5<br>. 6-5<br>. 6-6          |
| 7 | iChip ]                                                                                                | Designs                                                                                                                                                                                                                                            | .7-1                                                                                   |
|   | 7.1<br>7.2<br>7.3<br>7.3.1                                                                             | Serial Modem Environment<br>Selecting a Crystal<br>Selecting the Reset Circuit<br>RC Network                                                                                                                                                       | . 7-1<br>. 7-1<br>. 7-2<br>. 7-2                                                       |

|   | 7.3.2   | Supervisory Circuit | . 7-2 |
|---|---------|---------------------|-------|
| 8 | Protoc  | col Compliance      | 8-1   |
| 9 | List of | Terms and Acronyms  | .9-1  |

## **Figures**

| Figure | 1-1 iChip Functional Block Diagram                    |  |
|--------|-------------------------------------------------------|--|
| Figure | 4-1 iChip CO561AD-S with a Serial Modern Interface    |  |
| Figure | 5-1 PLCC68 Package for iChip CO561AD-S Serial Version |  |
| Figure | 6-1 Local BUS Read Cycle                              |  |
| Figure | 6-2 Local BUS Write Cycle                             |  |
| Figure | 6-3 Clock Waveform                                    |  |
| Figure | 6-4 Mechanical Dimensions                             |  |
| Figure | 7-1 Serial Modem Environment                          |  |

# Tables

| Table | 4-1 Host Data Format                                     | 4-1 |
|-------|----------------------------------------------------------|-----|
| Table | 6-1 Environmental Specifications for 5V and 3.3V Version | 6-1 |
| Table | 6-2 DC Operating Characteristics 3.3V Version            | 6-2 |
| Table | 6-3 DC Operating Characteristics 5V Version              | 6-2 |
| Table | 6-4 Switching Characteristic                             | 6-3 |
| Table | 8-1 Internet Protocol Compliance                         | 8-1 |
| Table | 9-1 Terms and Acronyms.                                  | 9-2 |

## 1 Introduction

## Description

The CO561AD-S, iChip<sup>™</sup> Internet Controller<sup>™</sup>, is part of a family of intelligent peripheral devices that provide Internet connectivity solutions to a myriad of embedded devices. iChip CO561AD-S is used for dial-up and wireless Internet connectivity.

As an embedded, self-contained Internet engine, iChip acts as mediator device between a host processor and an Internet communications platform. By completely offloading Internet connectivity and standard protocols, it relieves the host from the burden of handling Internet communications. From the perspective of a host device, the complexity of establishing and maintaining Internet-related sessions is reduced to simple, straightforward commands that are entirely dealt with within iChip's domain.

A serial channel interfaces iChip CO561AD-S to a device's host processor via an on-chip UART. iChip CO561AD-S also directly interfaces a serial data modem, through which it supports independent communications on the Internet via a dial-up or wireless connection to an Internet Service Provider (ISP) or direct modem communications.

iChip CO561AD-S supports AMPS, CDMA, CDPD, GPRS, GSM, iDEN, and TDMA cellular modems. Through its host Application Programming Interface (API), iChip accepts commands formatted in Connect One's AT+i<sup>TM</sup> extension to the industrystandard Hayes AT command set. iChip supports several levels of status reporting to the host. Commands are available to store and manipulate functional and Internet-related non-volatile parameter data; utilize TCP and UDP sockets; transmit and receive textual Email messages; transmit and receive binary (MIME encoded) Email messages; fetch HTML web pages; manipulate files and directories via FTP; maintain Telnet sessions and download parameter and firmware updates for the host device or iChip itself. iChip includes a Web server engine that hosts an internal configuration Web site as well as a customizable application Web site. iChip also includes a WAP server to host a WAP site.

When the host CPU issues standard AT commands, iChip CO561AD-S allows direct access to the modem by automatically operating in transparent mode, emulating a direct host-to-modem environment. When the host CPU issues AT+i commands, iChip enters into Internet mode and controls the modem connection to an ISP. iChip provides all the necessary procedures to log onto an ISP, authenticate the user and establish an Internet session. Upon receiving an AT+i command, iChip independently manages standard Internet protocols to transmit and receive data over PPP. iChip also includes a mode known as SerialNET mode, which eliminates the need to program the host CPU with AT+i commands.



Figure 1-1 iChip Functional Block Diagram

## **General Features**

- Microprocessor-controllable through a standard serial connection.
- Supports remote firmware update by host, Email, Web or direct modem-to-modem communications.
- Includes onboard 128KB SRAM and 512KB flash memory.
- Driven by Connect One's AT+i extension to the AT command set.
- Stand-alone Internet communication capabilities.
- Binary Base64 encoding and MIME.
- Opens up to 10 simultaneous TCP or UDP sockets and up to 2 Listen (server) sockets.
- 3.3 and 5V versions available, CMOS technology.
- Onboard non-volatile memory stores all functional and Internet-related parameters.
- Supports several layers of status reports.
- Internal self-test procedures.
- Auto baud rate detection up to 115200 bps.
- Includes hardware and software flow control.
- PLCC68 package.

## **General Protocols**

- Supports following Internet Protocols: IP, TCP, UDP, DNS, SMTP, POP3, MIME, HTTP, FTP, WAP, and Telnet
- Includes Web server and WAP server

## **Dial-up Features**

- Supports dialup Internet Protocols: PPP, LCP, IPCP, and PAP, CHAP, or Script authentication.
- Supports data modems up to 56 Kbps.
- Supports AMPS, CDMA, TDMA, GSM, CDPD, GPRS and iDEN cellular modems.
- Stay-on-line feature for multiple send/receive sessions.
- SerialNET mode.

## 2 Ordering Information

## 2.1 iChip Order Number

Connect One's iChip devices are available in two operating voltages. The order number is formed by a combination of the elements below:



## **3** Functional Description

## 3.1 Overview

Connect One's iChip Internet Controller is an integrated, firmware-driven, self-contained Internet engine that is available in a 68-pin PLCC package. iChip accepts simple ASCII commands from a host CPU via a serial communication channel and manages an Internet communication session through a PSTN or cellular modem. iChip supports commands to communicate via TCP and UDP sockets; to send and receive Email, Web and WAP pages/files, utilize FTP and Telnet; or to serve as a serial-to-Internet router.

iChip CO561AD-S contains non-volatile flash memory to store its firmware and Internetrelated configuration parameters. Remote firmware and parameter updates are supported through the local host link, by Email, using a Web browser or by direct modem communications.

## 3.2 Technical Specifications

#### 3.2.1 General

iChip constitutes a complete Internet messaging solution for non-PC embedded devices. It acts as a mediator device to completely offload the host processor of Internet-related software and activities. An industry-standard asynchronous serial link connects iChip to the host processor. Programming, monitoring and control are fully supported using Connect One's AT+i extension to the standard AT command set.

An additional industry-standard asynchronous serial link connects iChip CO561AD-S to a standard serial modem. iChip supports transparent direct host-to-modem operations using the standard AT command set.

#### 3.2.2 Data Rates

CO561AD-S supports standard baud rate configurations from 2,400 bps up to 115,200 bps on the host asynchronous serial communications channel. The default baud rate may be changed permanently by using the AT+iBDRF command. Auto baud rate setting is supported for all baud rates.

#### 3.2.3 Operation

All iChip Internet and parameter operations are controlled by AT+i commands.

#### 3.2.3.1 Transparent Mode

iChip CO561AD-S defaults to Transparent mode, allowing the host to control the modem device directly. Control is implemented by issuing standard AT commands to iChip. In this mode, iChip CO561AD-S transparently echoes the AT commands to the modem, as well as echoing the modem responses back to the host. In addition, hardware flow control signals are emulated on the host side to reflect the levels set by the modem and vice-

versa. iChip CO561AD-S supports interlacing AT+i and AT commands, while the modem is in Command mode.

When the modem is put into data mode, by issuing a dial command, Transparent mode is sustained throughout the data mode session.

#### 3.2.3.2 Command Mode

iChip commands are implemented using the AT+i command set. Command flow exists only on the host serial channel between the host and iChip.

#### 3.2.3.3 Internet Mode

iChip enters Internet mode after being issued an Internet command such as to send or receive an Email message, open a socket, etc. iChip attempts to establish an Internet connection and carry out the required activity over PPP. While in this mode, AT+i commands are supported to monitor and control the process when needed.

#### 3.2.3.4 SerialNET Mode

iChip SerialNET mode extends a local asynchronous serial link to a TCP or UDP socket across a LAN or Internet. Its main purpose is to allow simple devices, which normally interact over a serial line, to interact in a similar fashion across a network, without requiring any changes in the device itself. iChip contains a set of associated operational parameters, which define the nature of the desired network connection. iChip supports both Server and Client modes in SerialNET mode. AT+i commands are not required to operate SerialNET mode. Thus, SerialNET mode may be used in existing systems with little or no need to modify the application program.

#### 3.2.3.5 Direct Modem Firmware Update Mode

Issuing the AT+iFU command enters Firmware Update mode. iChip CO561AD-S monitors the modem for an incoming call by detecting the 'RING' response. When called, iChip CO561AD-S instructs the modem to answer the call and assumes a YMODEM session to receive a file containing a firmware update. The incoming file contents are downloaded and authenticated. If the new firmware image checks out, the existing firmware is replaced in the on-chip flash memory and iChip CO561AD-S is reinitialized.

#### 3.2.4 Remote Internet Firmware Update

New firmware may be uploaded from a remote location using standard Internet protocols. iChip accepts Emails with new firmware attachments, as well as firmware uploads from a remote browser through iChip's Web server.

#### 3.2.5 Host Serial Connection

iChip supports a full-duplex, TTL-level serial communications link with the host processor. Full EIA-232-D hardware flow control, including Tx, Rx, CTS, RTS, DTR, DSR, RI and CD lines, is supported.

#### 3.2.6 Serial Connection to Analog Modem

iChip CO561AD-S supports a full-duplex, TTL-level serial communications link with the modem device. Full EIA-232-D hardware flow control, including Tx, Rx, CTS, RTS, DTR, DSR and CD lines, is supported. It does not support the RI line.

#### 3.2.7 Hardware and Software Flow Control

Hardware flow control is supported between the host CPU and iChip and between iChip and the modem. Flow control is programmed via the AT+iFLW command. The default flow control methods are set to "Wait/Continue" software flow control between iChip and the host (this method is similar to XON/XOFF software flow control), and no flow control between iChip and the modem.

The hardware flow control method frees the host CPU from monitoring and handling the software flow control. The host can program iChip to either use hardware flow control or to use "Wait/Continue" software flow control between iChip and the host CPU. The flow control mechanism is based on the RTS/CTS signals.

Flow control between iChip and the modem can be individually programmed to hardware flow control or no flow control.

## 4 Hardware Interface

iChip CO561AD-S interfaces between a host CPU and a modem.

#### 4.1 Host Interface

The host interface is a serial DTE interface. Speeds of 2400, 4800, 9600, 19200, 38400, 57600 and 115200 bps are supported in the following data format:

| Parity | Data Length<br>(No. of Bits) | No. of<br>Stop Bits | Transmission<br>Length<br>(No. of Bits) |
|--------|------------------------------|---------------------|-----------------------------------------|
| None   | 8                            | $1^{1}$             | 10                                      |

| Table 4-1 Host Data H | Format |
|-----------------------|--------|
|-----------------------|--------|

*Note:*<sup>1</sup> When hardware flow control is enabled the iChip transmitter will add an additional stop bit.

## 4.2 Serial Modem Interface



Figure 4-1 iChip CO561AD-S with a Serial Modem Interface

## 5 Pin Descriptions

#### 5.1 iChip CO561AD-S Pin Assignments



Figure 5-1 PLCC68 Package for iChip CO561AD-S Serial Version

## 5.2 iChip Pin Functional Descriptions

## 5.2.1 Local BUS Signals (\*)

| Signal   | Туре | Pin no.                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[19:0]  | 0    | 50, 39, 8,<br>45, 49, 47,<br>51, 48, 53,<br>56, 54, 38,<br>37, 33, 46,<br>36, 35, 34,<br>19, 57 | Address BUS: These pins supply addresses to the<br>system one-half of a CLKO period earlier than the<br>multiplexed address and data BUS AD15–AD0.<br>During a BUS hold or reset condition, the address<br>BUS is in a HIGH-impedance state.<br>These pins should be left Not Connected.                                                                                                                      |
| AD[15:0] | O/I  | 25, 10, 11,<br>23, 13, 16,<br>17, 22, 9,<br>24, 2, 3,<br>4, 5, 6,<br>7                          | Address and Data BUS: These time-multiplexed pins<br>supply addresses and data to the system. This BUS can<br>supply an address to the system during the first period<br>of a BUS cycle. They supply data to the system during<br>the remaining periods of that cycle. During a BUS<br>hold or reset condition, the address BUS is in a HIGH-<br>impedance state.<br>These pins should be left Not Connected. |
| ALE      | 0    | 41                                                                                              | Address Latch Enable: This pin indicates to the system<br>that an address appears on the address and data BUS<br>(AD15–AD0). The address is guaranteed to be valid on<br>the trailing edge of ALE.<br>This pin should be left Not Connected.                                                                                                                                                                  |
| -UCS     | Ο    | 14                                                                                              | Upper Chip Select: When –UCS is LOW, the iChip accesses internal flash memory.<br>This pin should be left Not Connected.                                                                                                                                                                                                                                                                                      |
| -LCS     | 0    | 21                                                                                              | Lower Chip Select: When –LCS is LOW, the iChip accesses internal SRAM memory.<br>This pin should be left Not Connected.                                                                                                                                                                                                                                                                                       |

| Signal | Туре | Pin no. | Description                                                                                                                                                                                                                                                   |  |
|--------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -BHE   | Ο    | 31      | BUS HIGH Enable: This pin and the least-significant<br>address bit (AD0 or A0) indicate to the system, which<br>bytes of the data BUS (upper, lower, or both) participate<br>in a BUS cycle. The ~BHE and A0 pins are encoded as<br>shown in the table below. |  |
|        |      |         | ~BHE AD0 Type of BUS cycle                                                                                                                                                                                                                                    |  |
|        |      |         | 0 0 Word Transfer                                                                                                                                                                                                                                             |  |
|        |      |         | 1 0 Even Byte Transfer                                                                                                                                                                                                                                        |  |
|        |      |         | 0 1 Odd Byte Transfer                                                                                                                                                                                                                                         |  |
|        |      |         | 1 1 N/A                                                                                                                                                                                                                                                       |  |
|        |      |         | During a BUS hold or reset condition, -BHE is in a<br>HIGH-impedance state.<br>This pin should be left Not Connected.                                                                                                                                         |  |
| HOLD   | Ι    | 62      | BUS Hold Request: when HOLD is HIGH, it indicates<br>that an external BUS master needs control of the local<br>BUS.<br>This pin should be connected to GND.                                                                                                   |  |
| HLDA   | 0    | 61      | BUS Hold Acknowledge: This pin goes HIGH to<br>indicate to an external BUS master that the iChip has<br>released control of the local BUS.<br>This pin should be left Not Connected.                                                                          |  |
| -RD    | 0    | 68      | READ: This pin indicates that the iChip is performing a<br>memory read cycleRD floats during a BUS hold<br>condition.<br>This pin should be left Not Connected.                                                                                               |  |
| -WR    | 0    | 52      | WRITE: This pin indicates that the iChip is performing<br>a memory write cycleWR floats during a BUS hold<br>condition.<br>This pin should be left Not Connected.                                                                                             |  |

(\*)Note: Currently the local BUS is not in use in the CO561AD-S.

iChip CO561AD-S Datasheet

## 5.2.2 Miscellaneous Signals

| Signal | Туре | Pin no. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| URTINT | Ι    | 40      | UART Interrupt: This pin is for debugging purpose<br>only.<br>This pin should be pulled up to VCC.                                                                                                                                                                                                                                                                                                                                                                                                           |
| MMSEL  | Ι    | 64      | <ul> <li>Modem Mode Select:</li> <li>When this pin is held LOW during power up for at least 5 seconds, iChip will automatically enter firmware update mode.</li> <li>During a firmware update procedure, when an external modem dials to the iChip, pulling this pin down to LOW will cause the iChip to immediately answer the call and begin the update session.</li> <li>When this pin is held LOW during power up for less than 5 seconds, it forces the iChip into auto baud rate detection.</li> </ul> |
| -RES   | Ι    | 12      | RESET: When -RES is LOW, iChip immediately<br>terminates its present activity and clears its internal<br>logic.<br>-RES must be held LOW for at least 1 ms after power<br>stabilizes.<br>iChip begins fetching instructions approximately 6.5<br>CLKO periods after ~RES going HIGH. This input is<br>provided with a Schmidt trigger to facilitate power-on<br>reset generation via an RC network.                                                                                                          |
| X1     | Ι    | 42      | Crystal Input: This pin and the X2 pin provide<br>connections for a fundamental mode or third-overtone,<br>parallel-resonant crystal used by the internal oscillator<br>circuit.<br>To provide iChip with an external clock source,<br>connect the source to the X1 pin and leave the X2 pin<br>unconnected.                                                                                                                                                                                                 |
| X2     | 0    | 43      | Crystal Output: This pin and the X1 pin provide<br>connections for a fundamental mode or third-overtone,<br>parallel-resonant crystal used by the internal oscillator<br>circuit.                                                                                                                                                                                                                                                                                                                            |

| Signal | Туре | Pin no. | Description                                                                                       |
|--------|------|---------|---------------------------------------------------------------------------------------------------|
| CLKO   | О    | 44      | Clock Output: This pin outputs the internal clock of the system and has the some frequency as X2. |
| GND    | Р    | 67, 55  | Ground: Ground signal for iChip.                                                                  |
| VCC    | Р    | 1       | Power Supply: This pin supplies power (+5V or +3.3V) to iChip.                                    |

### 5.2.3 Host Interface Signals

| Signal | Туре | Pin no. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXDH   | 0    | 26      | Transmit Data Host: This pin supplies asynchronous serial transmit data to the host.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RXDH   | Ι    | 30      | Receive Data Host: This pin supplies asynchronous<br>serial receive data from the host.<br>When this pin is not used, connect it to VCC.                                                                                                                                                                                                                                                                                                                                                                                            |
| -CTSH  | Ι    | 59      | Clear-to-Send Host: -CTSH is active only when host<br>hardware flow control is enabled.<br>When -CTSH is LOW, flow control is enabled for the<br>host serial port, i.e., iChip may transmit to the host.<br>When -CTSH is HIGH, the iChip transmitter holds its<br>data in the serial port transmit register.<br>-CTSH is sampled only at the beginning of a frame<br>transmission. If -CTSH is raised while a character<br>frame is being transmitted, that frame will be<br>completed.<br>Connect -CTSH to -RTSH when not in use. |
| -RTSH  | Ο    | 58      | Ready to Send Host: -RTSH is active only when host<br>hardware flow control is enabled.<br>When -RTSH is LOW, flow control is enabled for the<br>host serial port, i.e., the host may transmit to iChip.<br>When -RTSH is HIGH, iChip indicates that its receiver<br>is busy and cannot receive data from host.<br>Connect -RTSH to -CTSH when not in use.                                                                                                                                                                          |
| -DSRH  | Ι    | 15      | Data Set Ready Host: When -DSRH is LOW, it indicates that the host is attached and ready to communicate with iChip.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|        |      |         | Connect -DSRH to GND when not in use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| -DTRH  | 0    | 63      | Data Terminal Ready Host: When -DTRH is LOW, it indicates to the host that iChip is attached and ready to communicate.                                                                                                                                                                                                                                                                                                                                                                                                              |

| Signal | Туре | Pin no. | Description                                                                                                                                                                                                         |
|--------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -CDH   | 0    | 60      | Carrier Detect Host: This pin indicates to the host that<br>the modem communication device detects a carrier<br>signal.<br>During firmware update, -CDH and -RIH are used to<br>display the firmware update status. |
| -RIH   | 0    | 20      | Ring Indicator Host: This pin indicates to the host that<br>the modem communication device detects a Ring<br>signal.<br>During firmware update, -CDH and -RIH are used to<br>display the firmware update status.    |

## iChip Serial Modem Signals

| Signal | Туре | Pin no. | Description                                                                                                                                                                                                                                                                                                                                                     |
|--------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXDM   | 0    | 29      | Transmit Data Modem: This pin provides asynchronous serial transmit data to the modem from the serial port.                                                                                                                                                                                                                                                     |
| RXDM   | Ι    | 28      | Receive Data Modem: This pin provides asynchronous<br>serial receive data from the modem to the asynchronous<br>modem serial port.<br>When this pin is not used, connect it to VCC.                                                                                                                                                                             |
| -CTSM  | Ι    | 27      | Clear to Send Modem: -CTSH is active only when<br>modem hardware flow control is enabled.<br>When -CTSM is LOW, flow control is enabled for the<br>modem serial port, i.e., iChip may transmit to the<br>modem.<br>When -CTSM is HIGH, iChip transmitter holds its data<br>in the serial port transmit register.                                                |
| -RTSM  | 0    | 32      | Ready to Send Modem: -RTSM is active only when<br>modem hardware flow control is enabled.<br>When -RTSM is LOW, flow control is enabled for the<br>modem serial port, i.e., the modem may transmit to<br>iChip. When -RTSM is HIGH, iChip indicates that its<br>receiver is busy and cannot receive data from modem.<br>Connect -RTSM to -CTSM when not in use. |
| -DSRM  | Ι    | 65      | Data Set Ready Modem: When -DSRM is LOW, it<br>indicates that the modem is attached and ready to<br>communicate with iChip.                                                                                                                                                                                                                                     |
| -DTRM  | О    | 18      | Data Terminal Ready Modem: When -DTRM is LOW,<br>it indicates to the modem that iChip is attached and<br>ready to communicate.                                                                                                                                                                                                                                  |
| -CDM   | Ι    | 66      | Carrier Detect Modem: This pin indicates to iChip that the modem detects a carrier signal.                                                                                                                                                                                                                                                                      |

## 6 Electrical/Mechanical Specifications

## 6.1 Environmental Specifications

#### 6.1.1 Absolute Maximum Ratings

| Parameter                                 | Rating                        |
|-------------------------------------------|-------------------------------|
| Voltage at any pin with respect to ground | -0.5 to VCC + 0.5 Volts       |
| Operating temperature                     | 0°C to 70°C (32 to 158°F)     |
| Storage temperature                       | -60°C to 120°C (-76 to 248°F) |
| Soldering temperature (max. 10 sec.)      | 220°C (428°F)                 |
| Package dissipation                       | 1.5 Watts                     |

Table 6-1 Environmental Specifications for 5V and 3.3V Version

#### 6.1.2 DC Operating Characteristics

#### 6.1.2.1 3.3 Volt Version

| Parameter                      | Min     | Typical | Max     | Units |
|--------------------------------|---------|---------|---------|-------|
| DC Supply                      | 3.0     | 3.3     | 3.6     | Volts |
| HIGH-level Input               | 2.0     |         | VCC+0.5 | Volts |
| HIGH-level Input for X1        | VCC-0.8 |         | VCC+0.5 | Volts |
| LOW-level Input                | -0.5    |         | 0.8     | Volts |
| HIGH-level Output <sup>1</sup> | VCC-0.5 |         | VCC     | Volts |
| LOW-level Output <sup>2</sup>  |         |         | 0.45    | Volts |
| Input leakage current          |         |         | +/- 10  | μA    |
| Power supply current           |         | 70      | 80      | mA    |
| (Operating Mode) <sup>3</sup>  |         |         |         |       |
| Input capacitance              |         |         | 20      | pF    |

**Notes:**  ${}^{1}I_{OH} = 0.2mA$  ${}^{2}I_{OL} = 1mA$  ${}^{3}20$  MHz clock

| Table 6-2 DC Opera | ating Character | istics 3.3V Version |
|--------------------|-----------------|---------------------|
|--------------------|-----------------|---------------------|

#### 6.1.2.2 5 Volt Version

| Parameter                      | Min     | Typical | Max     | Units |
|--------------------------------|---------|---------|---------|-------|
| DC Supply                      | 4.75    | 5.0     | 5.25    | Volts |
| HIGH-level Input               | 2.0     |         | VCC+0.5 | Volts |
| LOW-level Input                | -0.5    |         | 0.8     | Volts |
| HIGH-level Output <sup>1</sup> | 2.4     |         | VCC     | Volts |
| HIGH-level Input for X1        | VCC-0.8 |         | VCC+0.5 | Volts |
| LOW-level Output <sup>2</sup>  |         |         | 0.45    | Volts |
| Input leakage current          |         |         | +/- 10  | μA    |
| Power supply current           |         | 160     | 220     | mA    |
| (Operating Mode) <sup>3</sup>  |         |         |         |       |
| Input capacitance              |         |         | 20      | pF    |

Notes:  ${}^{1}I_{OH} = 2.4mA$  $^{2}I_{OL} = 2mA$ 

<sup>3</sup>20 MHz clock

Table 6-3 DC Operating Characteristics 5V Version

## 6.2 Interface Timing and Waveforms

#### 6.2.1 Switching Characteristic

| Parameter            | Symbol | Min.   | Typical | Max.   | Units |
|----------------------|--------|--------|---------|--------|-------|
| Clock Out frequency  | Fclk   | 18.430 | 18.432  | 18.434 | Mhz   |
| Clock Out period     | Tclk   |        | 1/Fck   |        | us    |
| Address valid to -RD | Tavrl  | 72     |         |        | ns    |
| LOW                  |        |        |         |        |       |
| -RD active delay     | Tclrl  | 25     |         |        | ns    |
| -RD pulse with       | Trlrh  | 94     |         |        | ns    |
| Data in setup        | Tdvcl  | 10     |         |        | ns    |
| Data in hold         | Teldx  | 3      |         |        | ns    |
| Address valid to -WR | Tavwl  | 72     |         |        | ns    |
| LOW                  |        |        |         |        |       |
| Data valid delay     | Tcldv  | 0      |         | 25     | ns    |
| Control active delay | Tcvctv | 0      |         | 25     | ns    |
| -WR pulse with       | Trlrh  | 94     |         |        | ns    |
| X1 fall time (1)     | Tckhl  |        |         | 5      | ns    |
| X1 rise time (2)     | Tcklh  |        |         | 5      | ns    |
| X1 LOW time          | Tclck  | 24     | 27      | 30     | ns    |
| X1 HIGH time         | Tchck  | 24     | 27      | 30     | ns    |
| X1 to CLKO skew      | Tcico  |        |         | 25     | Ns    |

Table 6-4 Switching Characteristic

(1) Fall time on 5V version is from 3.5V to 1V and on 3V version is from 2V to 1V.(2) Rise time on 5V version is from 1V to 3.5V and on 3V version is from 1V to 2V.



#### 6.2.2 Local BUS Read Cycle

Figure 6-1 Local BUS Read Cycle



#### 6.2.3 Local BUS Write Cycle



#### 6.2.4 Clock Waveform



Figure 6-3 Clock Waveform



### 6.3 Mechanical Dimensions

Figure 6-4 Mechanical Dimensions

## 7 iChip Designs

## 7.1 Serial Modem Environment



Figure 7-1 Serial Modem Environment

## 7.2 Selecting a Crystal



Figure 7-2 Selecting a Crystal

The characteristics of the built-in inverting amplifier set limits on the following parameters for crystals: Crystal first overtone frequency ...... 18.432 MHz

| ESR (Equivalent Series Resistance) | $40 \Omega \max$ |
|------------------------------------|------------------|
| Drive Level                        | 1 mW max         |
| Frequency tolerance                | +/- 100ppm       |
| Load capacitance                   | 18pF             |
| Shunt capacitance                  | 7pF Maximum      |

The recommended range of values for C 1 and C 2 are as follows:

| C 1 | $15 \text{ pF} \pm 20\%$ |
|-----|--------------------------|
|-----|--------------------------|

The specific values for C1 and C2 must be determined by the designer and are dependent on the characteristics of the chosen crystal and board design.

### 7.3 Selecting the Reset Circuit

#### 7.3.1 RC Network

The Reset signal may be designed with a RC network.  $\tau$  should be greater than 10 mSec. This is a low cost solution.



Figure 7-3 RC Reset Circuit

#### 7.3.2 Supervisory Circuit



Figure 7-4 Supervisory Reset Circuit

iChip CO561AD-S Datasheet

## 8 Protocol Compliance

iChip CO561AD-S complies with the following Internet standards:

| RFC 768         | User Datagram Protocol (UDP)                                                   |
|-----------------|--------------------------------------------------------------------------------|
| RFC 791         | Internet Protocol (IP)                                                         |
| RFC 792         | ICMP – Internet Control Message Protocol                                       |
| RFC 793         | Transmission Control Protocol (TCP)                                            |
| RFC 821         | Simple Mail Transfer Protocol (SMTP)                                           |
| RFC 822         | Standard for the Format of ARPA Internet Text Messages                         |
| RFC 959         | FTP – File Transfer Protocol                                                   |
| RFC 854         | TELNET protocol specification                                                  |
| RFC 857         | Telnet ECHO option                                                             |
| RFC 858         | Telnet suppress go-ahead option                                                |
| RFC 1034        | DOMAIN NAMES (DNS) - Concepts and Facilities                                   |
| <b>RFC 1035</b> | DOMAIN NAMES (DNS) - Implementation and Specification                          |
| RFC 1091        | Telnet terminal type option                                                    |
| RFC 1073        | Telnet window size option                                                      |
| <b>RFC 1321</b> | MD5 Message Digest Algorithm                                                   |
| <b>RFC 1331</b> | Point-to-Point Protocol (PPP)                                                  |
| <b>RFC 1332</b> | PPP Internet Protocol Control Protocol (IPCP)                                  |
| <b>RFC 1334</b> | PPP Authentication Protocols (PAP)                                             |
| RFC 1570        | PPP LCP Extensions                                                             |
| <b>RFC 1661</b> | Point-to-Point Protocol (PPP)                                                  |
| RFC 1877        | PPP IPCP Extensions for Name Server Addresses                                  |
| RFC 1939        | Post Office Protocol - Version 3 (POP3)                                        |
| RFC 1957        | Some Observations on the Implementations of the Post Office<br>Protocol (POP3) |
| RFC 1994        | PPP Challenge Handshake Authentication Protocol (CHAP)                         |
| RFC 2045        | Multipurpose Internet Mail Extensions (MIME) Part One: Format of               |
|                 | Internet Message Bodies                                                        |
| RFC 2046        | Multipurpose Internet Mail Extensions (MIME) Part Two: Media                   |
|                 | Types                                                                          |
| RFC 2047        | MIME (Multipurpose Internet Mail Extensions) Part Three: Message               |
|                 | Header Extensions for Non-ASCII Text                                           |
| RFC 2048        | Multipurpose Internet Mail Extensions (MIME) Part Four:                        |
|                 | Registration Procedures                                                        |
| RFC 2049        | Multipurpose Internet Mail Extensions (MIME) Part Five:                        |
|                 | Conformance Criteria and Examples                                              |
| RFC 2068        | HyperText Transfer Protocol HTTP/1.1                                           |

Table 8-1 Internet Protocol Compliance

## 9 List of Terms and Acronyms

| $AT+i^{TM}$                | <b>Connect One's</b> Internet extension to the industry-standard Hayes AT              |
|----------------------------|----------------------------------------------------------------------------------------|
| 711 · C                    | command set. Supports simplified Internet connectivity commands in the                 |
|                            | spirit of the AT syntax.                                                               |
| Base64                     | <b>Encoding scheme</b> , which converts arbitrary binary data into a 64-character      |
|                            | subset of US ASCII. The encoded data is 33% larger than the original data.             |
| СНАР                       | Challenge Authentication Protocol. Extends the PAP procedure by                        |
|                            | introducing advanced elements of security.                                             |
| DNS                        | <b>Domain Name System</b> . Defines the structure of Internet names and their          |
|                            | association with IP addresses.                                                         |
| <i>iChip</i> <sup>TM</sup> | Connect One's Internet Controller for embedded Internet connectivity.                  |
| ICMP                       | Internet Control Message Protocol. Network layer Internet protocol that                |
|                            | reports errors and provides other information relevant to IP packet processing.        |
| IP                         | <b>Internet Protocol</b> . Provides for transmitting blocks of data, called datagrams, |
|                            | from sources to destinations, which are hosts identified by fixed length               |
|                            | addresses. Also provides for fragmentation and reassemble of long datagrams,           |
|                            | if necessary.                                                                          |
| IPCP                       | <b>Internet Protocol Control Protocol</b> . Establishes and configures the Internet    |
|                            | Protocol over PPP. Also negotiates Van Jacobson TCP/IP header compression              |
|                            | with PPP.                                                                              |
| ISP                        | Internet Service Provider. Commercial company that provides Internet                   |
|                            | access to end (mostly PC) users through a dial-up connection.                          |
| LCP                        | Link Control Protocol. Negotiates data link characteristics and tests the              |
|                            | integrity of the link.                                                                 |
| "Leave on                  | An option designating whether retrieved Email messages are to be left intact           |
| Server"                    | on the server for subsequent downloads or are to be deleted from the server            |
|                            | after a successful download.                                                           |
| MIME                       | Multipurpose Internet Mail Extensions. Extends the format of mail message              |
|                            | bodies to allow multi-part textual and non-textual data to be represented and          |
| D ( D                      | exchanged between Internet mail servers.                                               |
| PAP                        | <b>Password Authentication Protocol</b> . Used optionally by the PPP protocol to       |
| •                          | ICMD server as I ECHO server as and its server of the debug ID                         |
| ping                       | ICMP protocol ECHO message and its reply. Often used to debug IP                       |
|                            | networks and to test the accessibility of a network device.                            |
| POP3                       | <b>Post Office Protocol Version 3</b> . Allows a workstation/PC to dynamically         |
|                            | retrieve mail from a mailbox kept on a remote server.                                  |
| РРР                        | <b>POINT-TO-POINT Protocol</b> . Communications protocol used to send data across      |
| DEC                        | serial communication links, such as modems.                                            |
| RFC                        | <b>Request For Comments</b> . Collections of standards that define the way remote      |
|                            | computers communicate over the Internet.                                               |
| SMTP                       | Simple Mail Transfer Protocol. Provides for transferring mail reliably and             |
|                            | efficiently over the Internet.                                                         |

| ТСР    | <b>Transmission Control Protocol</b> . Provides reliable stream-oriented connections over the Internet. Works in conjunction with its underlying IP protocol. |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Telnet | <b>Network Terminal Protocol.</b> Provides remote terminal connectivity, which allows to execute tasks on a remote application server.                        |

Table 9-1 Terms and Acronyms