#### M36P0R8070E0 256 Mbit (x16, multiple bank, multilevel, burst) Flash memory 128 Mbit (burst) PSRAM, 1.8 V supply, multichip package #### **Features** - Multichip package - 1 die of 256 Mbit (16 Mb x 16, multiple bank, multilevel, burst) Flash memory - 1 die of 128 Mbit (8 Mb x16) PSRAM - Supply voltage - $V_{DDF} = V_{CCP} = V_{DDQ} = 1.7 \text{ to } 1.95 \text{ V}$ - V<sub>PPF</sub> = 9 V for fast program (12 V tolerant) - Electronic signature - Manufacturer code: 20h - Device code: 8818 - Package - ECOPACK® #### Flash memory - Synchronous/asynchronous read - Synchronous burst read mode: 108 MHz, 66 MHz - Asynchronous page read mode - Random access: 93 ns - Programming time - 4 µs typical Word program time using Buffer Enhanced Factory Program command - Memory organization - Multiple bank memory array: 32 Mbit banks - Four EFA (extended flash array) blocks of 64 Kbits - Dual operations - Program/erase in one bank while read in others - No delay between read and write operations - Security - 64bit unique device number - 2112 bit user programmable OTP Cells - 100 000 program/erase cycles per block - Block locking - All blocks locked at power-up - Any combination of blocks can be locked with zero latency - WP<sub>F</sub> for block lock-down - Absolute write protection with V<sub>PPF</sub> = V<sub>SS</sub> - CFI (common Flash interface) #### **PSRAM** - Access time: 70 ns - Asynchronous page read - Page size: 4, 8 or 16 words - Subsequent read within page: 20 ns - Synchronous burst read/write - Low power consumption - Active current: < 25 mA - Standby current: 200 μA - Deep power-down current: 10 μA - Low power features - PASR (partial array self refresh) - DPD (deep power-down) mode October 2007 Rev 1 1/22 Contents M36P0R8070E0 # **Contents** | 1 | Desc | ription | |---|-------|------------------------------------------------------------| | 2 | Signa | al descriptions 9 | | | 2.1 | Address inputs (A0-A23) | | | 2.2 | Data input/output (DQ0-DQ15) | | | 2.3 | Latch Enable (L) | | | 2.4 | Clock (K) | | | 2.5 | Wait (WAIT) | | | 2.6 | Flash Chip Enable input (E <sub>F</sub> ) | | | 2.7 | Flash Output Enable inputs ( $\overline{\mathbb{G}}_{F}$ ) | | | 2.8 | Flash Write Enable (W̄ <sub>F</sub> ) | | | 2.9 | Flash Write Protect (WP <sub>F</sub> ) | | | 2.10 | Flash Reset (RP <sub>F</sub> ) | | | 2.11 | Flash Deep Power-Down (DPD <sub>F</sub> ) | | | 2.12 | PSRAM Chip Enable input (EP) | | | 2.13 | PSRAM Write Enable (WP)11 | | | 2.14 | PSRAM Output Enable ( $\overline{\mathbb{G}}_{P}$ ) | | | 2.15 | PSRAM Upper Byte Enable (UB <sub>P</sub> ) | | | 2.16 | PSRAM Lower Byte Enable ( $\overline{LB}_P$ ) | | | 2.17 | PSRAM Configuration Register Enable (CR <sub>P</sub> ) | | | 2.18 | V <sub>DDF</sub> supply voltage | | | 2.19 | V <sub>CCP</sub> supply voltage | | | 2.20 | V <sub>DDQ</sub> supply voltage | | | 2.21 | V <sub>PPF</sub> program supply voltage | | | 2.22 | V <sub>SS</sub> ground | | 3 | Func | tional description | | 4 | Maxi | mum ratings | | 5 | DC a | nd AC parameters | | | | | | M36P0 | P0R8070E0 | Contents | |-------|--------------------|----------| | 6 | Package mechanical | 18 | | 7 | Part numbering | 20 | | 8 | Revision history | 21 | List of tables M36P0R8070E0 # List of tables | Table 1. | Signal names | . 7 | |----------|-----------------------------------------|-----| | Table 2. | Main operating modes | 14 | | Table 3. | Absolute Maximum Ratings | 15 | | | Operating and AC measurement conditions | | | Table 5. | Capacitance | 17 | | Table 7. | Ordering information scheme | 20 | | | Document revision history | | 577 M36P0R8070E0 List of figures # List of figures | Figure 1. | Logic diagram | 6 | |-----------|------------------------------------------------------------|----| | Figure 2. | TFBGA connections (top view through package) | 8 | | Figure 3. | Functional block diagram | 13 | | Figure 4. | AC measurement I/O waveform | 16 | | Figure 5. | AC measurement load circuit | 17 | | Figure 6. | TFBGA107 8 x 11 mm 9 x 12 active ball array, 0.8 mm pitch, | | | · · | package outline | 18 | **577** Description M36P0R8070E0 #### 1 Description The M36P0R8070E0 combines two memories in a multichip package: - 256-Mbit multiple bank Flash memory (the M58PR256J) - 128-Mbit PSRAM (the M69KB128AA). This datasheet should be read in conjunction with the M58PR256J and M69KB128AA datasheets, which are available from your local STMicroelectronics distributor. Recommended operating conditions do not allow more than one memory to be active at the same time. The memory is offered in a stacked TFBGA107 package, and it is supplied with all the bits erased (set to '1'). Figure 1. Logic diagram M36P0R8070E0 Description Table 1. Signal names | Name | Function | | | | | | | |----------------------------|-----------------------------------------------------------------|--|--|--|--|--|--| | A0-A23 <sup>(1)</sup> | Address inputs | | | | | | | | DQ0-DQ15 | Common data input/output | | | | | | | | V <sub>DDQ</sub> | Common Flash and PSRAM power supply for I/O buffers | | | | | | | | V <sub>PPF</sub> | Flash memory optional supply voltage for fast program and erase | | | | | | | | V <sub>DDF</sub> | Flash memory power supply | | | | | | | | V <sub>CCP</sub> | PSRAM power supply | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | Ī | Latch Enable input | | | | | | | | K | Burst Clock | | | | | | | | WAIT | Wait output | | | | | | | | NC | Not connected internally | | | | | | | | DU | Do not use as internally connected | | | | | | | | Flash memory | | | | | | | | | Ē <sub>F</sub> | Chip Enable input | | | | | | | | <del>G</del> <sub>F</sub> | Output Enable input | | | | | | | | $\overline{W}_F$ | Write Enable input | | | | | | | | RP <sub>F</sub> | Reset input | | | | | | | | WP <sub>F</sub> | Write Protect input | | | | | | | | DPD <sub>F</sub> | Deep power-down | | | | | | | | PSRAM | | | | | | | | | Ē <sub>P</sub> | Chip Enable input | | | | | | | | <del>G</del> <sub>P</sub> | Output Enable input | | | | | | | | $\overline{W}_{P}$ | Write Enable input | | | | | | | | CR <sub>P</sub> | Configuration Register Enable input | | | | | | | | <del>UB</del> <sub>P</sub> | Upper Byte Enable input | | | | | | | | ĪB <sub>P</sub> | Lower Byte Enable input | | | | | | | <sup>1.</sup> A23 is an address input for the Flash memory component only. Description M36P0R8070E0 Figure 2. TFBGA connections (top view through package) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|--------------------|---------------------------------|---------------------|---------------------|---------------------|--------------------------------------------------------|--------------------------------------------------------------|--------------------|--------------------| | Α | | (DU) | (NC) | (NC) | (NC) | (V <sub>CCP</sub> ) | (DPD <sub>F</sub> ) | (Vss.) | (DU) | | В | (DU) | (A4 | (A18) | ( A19 ) | (V <sub>SS</sub> ) | V <sub>DDF</sub> | (NC) | (A21) | (A11) | | С | (NC) | A5 | $(\overline{LB}_P)$ | (A23) | (V <sub>SS</sub> ) | NC ) | ( K ) | A22 | (A12) | | D | (Vss.) | (A3) | (A17) | NC ) | V <sub>PPF</sub> | $(\overline{W_P})$ | $\left(\begin{array}{c} \overline{E_{P}} \end{array}\right)$ | (A9 | (A13) | | E | (V <sub>SS</sub> ) | (A2) | (A7) | NC | WPF | $(\bar{t})$ | A20 | A10 | A15 | | F | NC ) | A1 | A6 | $(\overline{UB}_P)$ | $(\overline{RP_F})$ | $\left\langle \overline{\mathbb{W}}_{F} \right\rangle$ | (A8) | (A14) | A16 | | G | V <sub>DDQ</sub> | A0 | DQ8 | (DQ2) | (DQ10) | DQ5 | (DQ13) | (WAIT) | NC ) | | Н | (V <sub>SS</sub> ) | $\left(\overline{G_{P}}\right)$ | DQ0 | (DQ1) | (DQ3) | DQ12 | (DQ14) | DQ7 | NC ) | | J | (DU) | NC ) | $(\overline{G_F})$ | (DQ9) | (DQ11) | DQ4 | (DQ6) | (DQ15) | V <sub>DDQ</sub> | | К | (NC) | | (NC) | (NC | (NC) | V <sub>CCP</sub> , | NC ) | V <sub>DDQ</sub> , | (CR <sub>P</sub> ) | | L | (DU) | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | V <sub>DDQ</sub> | V <sub>DDF</sub> | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | (V <sub>SS</sub> ) | | М | (DU) | (NC) | DU | (DU) | DU | (DU) | DU | (DU) | (DU) | | | | | | | | | | | | M36P0R8070E0 Signal descriptions ### 2 Signal descriptions See Figure 1: Logic diagram and Table 1: Signal names for a brief overview of the signals connected to this device. #### 2.1 Address inputs (A0-A23) Addresses A0-A22 are common inputs for the Flash memory and PSRAM components. Address A23 is an input for the Flash memory component only. The address inputs select the cells in the Flash memory array to access during bus read operations. During bus write operations they control the commands sent to the command interface of the Flash memory's Program/Erase Controller. In the PSRAM the address inputs select the cells in the memory array to access during bus read and write operations. #### 2.2 Data input/output (DQ0-DQ15) The data I/O output the data stored at the selected address during a bus read operation or input a command or the data to be programmed during a bus write operation. For the PSRAM component, the Upper Byte Data Inputs/Outputs (DQ8-DQ15) carry the data to or from the upper part of the selected address when Upper Byte Enable ( $\overline{\text{UB}}_{P}$ ) is driven Low. The Lower Byte Data Inputs/Outputs (DQ0-DQ7) carry the data to or from the lower part of the selected address when Lower Byte Enable ( $\overline{\text{LB}}_{P}$ ) is driven Low. When both $\overline{\text{UB}}_{P}$ and $\overline{\text{LB}}_{P}$ are disabled, the data inputs/ outputs are high impedance. # 2.3 Latch Enable $(\overline{L})$ The Latch Enable pin is common to the Flash memory and PSRAM components. For more details about the Latch Enable signal, please refer to the datasheets of the respective memory components: M69KB128AA for the PSRAM and M58PR256J for the Flash memory. ### 2.4 Clock (K) The Clock input pin is common to the Flash memory and PSRAM components. For more details about the Clock signal, please refer to the datasheets of the respective memory components: M69KB128AA for the PSRAM and M58PR256J for the Flash memory. Signal descriptions M36P0R8070E0 #### 2.5 Wait (WAIT) WAIT is an output pin common to the Flash memory and PSRAM components. However, the WAIT signal does not behave in the same way for the PSRAM and the Flash memory. For details on this signal, please refer to the M69KB128AA datasheet for the PSRAM and to the M58PR256J datasheet for the Flash memory. ## 2.6 Flash Chip Enable input $(\overline{E}_F)$ The Chip Enable input activates the control logic, input buffers, decoders, and sense amplifiers of the Flash memory. When Chip Enable is Low, $V_{IL}$ , and Reset is High, $V_{IH}$ , the device is in active mode. When Chip Enable is at $V_{IH}$ the Flash memory are deselected, the outputs are high impedance and the power consumption is reduced to the standby level. It is not allowed to have $\overline{E}_F$ at $V_{IL}$ and $\overline{E}_P$ at $V_{IL}$ at the same time. Only one memory component can be enabled at a time. ### 2.7 Flash Output Enable inputs $(\overline{G}_F)$ The Output Enable input controls the data outputs during Flash memory bus read operations. ### 2.8 Flash Write Enable ( $\overline{W}_F$ ) The Write Enable input controls the bus write operation of the Flash memory command interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable, whichever occurs first. ### 2.9 Flash Write Protect ( $\overline{WP}_F$ ) Write Protect is an input that provides additional hardware protection for each block. When Write Protect is Low, $V_{IL}$ , lock-down is enabled and the protection status of the locked-down blocks cannot be changed. When Write Protect is at High, $V_{IH}$ , lock-down is disabled and the locked-down blocks can be locked or unlocked. (See the lock status table in the M58PR256J datasheet). # 2.10 Flash Reset ( $\overline{RP}_F$ ) The Reset input provides a hardware reset of the Flash memories. When Reset is at $V_{IL}$ , the memory is in reset mode: the outputs are high impedance and the current consumption is reduced to the Reset supply current $I_{DD2}$ . After Reset, all blocks are in the locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Upon exiting reset mode the device enters asynchronous read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. The Reset pin can be interfaced with 3 V logic without any additional circuitry, and can be tied to $V_{\mbox{\scriptsize RPH}}$ . **577** M36P0R8070E0 Signal descriptions #### 2.11 Flash Deep Power-Down (DPD<sub>F</sub>) The deep power-down input put sthe device in deep power-down mode. When the device is in standby mode and the Enhanced Configuration Register bit ECR15 is set, asserting the deep power-down input causes the memory to enter deep power-down mode. When the device is in the deep power-down mode, the memory cannot be modified and the data is protected. The polarity of the DPD<sub>F</sub> pin is determined by ECR14. The deep power-down input is active Low by default. ### 2.12 PSRAM Chip Enable input $(\overline{E}_P)$ The Chip Enable input activates the PSRAM when driven Low (asserted). When deasserted ( $V_{IH}$ ), the device is disabled, and goes automatically in low-power standby mode or deep power-down mode, according to the RCR (Refresh Configuration Register) setting. ### 2.13 PSRAM Write Enable ( $\overline{W}_P$ ) Write Enable, $\overline{W}_P$ controls the bus write operation of the PSRAM. When asserted (V<sub>IL</sub>), the device is in write mode and write operations can be performed either to the configuration registers or to the memory array. ### 2.14 PSRAM Output Enable ( $\overline{G}_P$ ) When held Low, $V_{II}$ , the Output Enable, $\overline{G}_{P}$ enables the bus read operations of the PSRAM. # 2.15 PSRAM Upper Byte Enable (UB<sub>P</sub>) The Upper Byte Enable, $\overline{\mathsf{UB}}_{\mathsf{P}}$ gates the data on the Upper Byte Data Inputs/Outputs (DQ8-DQ15) to or from the upper part of the selected address during a write or read operation. ### 2.16 PSRAM Lower Byte Enable ( $\overline{LB}_P$ ) The Lower Byte Enable, $\overline{LB}_{P}$ gates the data on the Lower Byte Data Inputs/Outputs (DQ0-DQ7) to or from the lower part of the selected address during a write or read operation. If both $\overline{LB}_P$ and $\overline{UB}_P$ are disabled (High), the device disables the data bus from receiving or transmitting data. Although the device seems to be deselected, it remains in an active mode as long as $\overline{E}_P$ remains Low. #### 2.17 PSRAM Configuration Register Enable (CR<sub>P</sub>) When this signal is driven High, $V_{IH}$ , bus read or write operations access either the value of the RCR or the BCR (Bus Configuration Register) according to the value of A19. Signal descriptions M36P0R8070E0 #### 2.18 V<sub>DDF</sub> supply voltage V<sub>DDF</sub> provides the power supply to the internal core of the Flash memory. It is the main power supply for all Flash memory operations (read, program and erase). #### 2.19 V<sub>CCP</sub> supply voltage The V<sub>CCP</sub> supply voltage is the core supply voltage. #### 2.20 V<sub>DDQ</sub> supply voltage $V_{DDQ}$ provides the power supply for the Flash memory and PSRAM I/O pins. This allows all outputs to be powered independently of the Flash memory and PSRAM core power supplies, $V_{DDF}$ and $V_{CCP}$ #### 2.21 V<sub>PPF</sub> program supply voltage V<sub>PPF</sub> is both a control input and a power supply pin for the Flash memory. The two functions are selected by the voltage range applied to the pin. If $V_{PPF}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PPF}$ is seen as a control input. In this case a voltage lower than $V_{PPLK}$ gives absolute protection against program or erase, while $V_{PPF} > V_{PP1}$ enables these functions. $V_{PPF}$ is only sampled at the beginning of a program or erase; a change in its value after the operation has started does not have any effect and program or erase operations continue. If $V_{PPF}$ is in the range of $V_{PPH}$ it acts as a power supply pin. In this condition $V_{PPF}$ must be stable until the program/erase algorithm is completed. #### 2.22 V<sub>SS</sub> ground $V_{SS}$ is the common ground reference for all voltage measurements in the Flash memory (core and I/O Buffers) and PSRAM chips. It must be connected to the system ground. Note: Each Flash memory device in a system should have its supply voltage ( $V_{DDF}$ ) and the program supply voltage $V_{PPF}$ decoupled with a 0.1 $\mu$ F ceramic capacitor close to the pin (high-frequency, inherently-low inductance capacitors should be as close as possible to the package). See Figure 5: AC measurement load circuit. The PCB track widths should be sufficient to carry the required $V_{PPF}$ program and erase currents. #### 3 **Functional description** The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by two Chip Enable inputs: E<sub>F</sub> for the Flash memory and $\overline{E}_P$ for the PSRAM. Recommended operating conditions do not allow more than one device to be active at a time. The most common example is a simultaneous read operations on the Flash memory and the PSRAM which results in a data bus contention. Therefore, it is recommended to put the other device in the high impedance state when reading the selected device. Figure 3. Functional block diagram Table 2. Main operating modes<sup>(1)</sup> | | | | | | 9 | | | | | | | | | | | | | |-----------|-----------------------------------------------------|-----------------|---------------------------------------------------------------|-----------------|-----------------|---------------------------------|-------------|--------------------------------|-----------------|-------------------------------------------------------------------------------|------------------|-----------------|-----------------|-----------------|---------------------------------------------|---------------------------|------------------------------| | | Operation | Ē <sub>F</sub> | G <sub>F</sub> | W <sub>F</sub> | RP <sub>F</sub> | DPD <sub>F</sub> <sup>(2)</sup> | WAIT<br>(3) | Ē | Ē <sub>P</sub> | CR <sub>P</sub> | <mark>G</mark> ₽ | ₩ <sub>P</sub> | LB <sub>P</sub> | UB <sub>P</sub> | A18-<br>A19 <sup>(4)</sup> | A0-<br>A17<br>A20-<br>A22 | DQ15-<br>DQ0 | | | Bus Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | de-<br>asserted <sup>(5)</sup> | | V <sub>IL</sub> <sup>(6)</sup> | | • | • | • | | • | | | Flash<br>data out | | | Bus Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | de-<br>asserted <sup>(5)</sup> | | V <sub>IL</sub> <sup>(6)</sup> | Only | PSRAM must be disabled.<br>Only one Flash memory can be enabled at a<br>time. | | | | ed at a | Flash<br>data in | | | | norv | Address<br>Latch<br>Output | V <sub>IL</sub> | х | V <sub>IH</sub> | V <sub>IH</sub> | de-<br>asserted <sup>(5)</sup> | | V <sub>IL</sub> | | | | | | | Flash<br>data out<br>or Hi-Z <sup>(7)</sup> | | | | Flash men | Output<br>Disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | de-<br>asserted <sup>(5)</sup> | Hi-Z | Х | | | | | | | | Hi-Z | | | Fla | Standby | V <sub>IH</sub> | Х | Х | V <sub>IH</sub> | de-<br>asserted <sup>(5)</sup> | Hi-Z | Х | | Any PSRAM mode is allowed. Flash memories must be disabled. | | | | | Hi-Z | | | | | Reset | Х | Х | Х | V <sub>IL</sub> | de-<br>asserted <sup>(5)</sup> | Hi-Z | Х | | | | | | l. | Hi-Z | | | | | Deep Power-<br>Down | V <sub>IH</sub> | х | х | V <sub>IH</sub> | asserted <sup>(8)</sup> | Hi-Z | Х | | | | | | | | | Hi-Z | | | Read | | | | • | | Low-Z | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Valid | t | PSRAM<br>data out | | | Write | | | | | | Low-Z | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | Valid | t | PSRAM<br>data in | | AM | Read<br>Configuration<br>Register<br>Program | | Flash memories must be<br>disabled | | | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | 00(RCR)<br>10(BCR)<br>X1(DIDR) | Х | BCR/RC<br>R/DIDR<br>contents | | PSR | Program<br>Configuration<br>Register <sup>(9)</sup> | | | | | | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | Х | Х | 00(RCR)<br>10(BCR) | BCR/<br>RCR<br>data | Hi-Z | | | Standby | | | | | ry mode is | Hi-Z | Х | $V_{IH}$ | $V_{IL}$ | Х | Х | Х | Х | | | Hi-Z | | | Deep Power-<br>Down <sup>(10)</sup> | | allowed. Only one Flash<br>memory can be enabled at a<br>time | | | Hi-Z | Х | V <sub>IH</sub> | Х | х | Х | Х | Х | | | Hi-Z | | - 1. X = Don't Care. - 2. The $\mathsf{DPD}_\mathsf{F}$ signal polarity depends on the value of the ECR14 bit. - WAIT signal polarity is configured using the Set Configuration Register command. See the M58PR256J datasheet for details. - A18 and A19 are used to select the BCR (Bus Configuration Register), RCR (Refresh Configuration Register) or DIDR (Device ID Register). - 5. If ECR15 is set to '0', the Flash memory device cannot enter the Deep Power-Down mode, even if DPD<sub>F</sub> is asserted. - 6. $\overline{L}$ can be tied to $V_{IH}$ if the valid address has been previously latched. - 7. Depends on $\overline{G}_{F}$ . - 8. ECR15 has to be set to '1' for the Flash memory device to enter Deep Power-Down. - 9. BCR and RCR only. - 10. Bit 4 of the Refresh Configuration Register must be set to '0', bit 4 (BCR4) of the Bus Configuration Register must be set to '0', and E has to be maintained High, V<sub>IH</sub>, during Deep Power-Down mode. **577** M36P0R8070E0 Maximum ratings # 4 Maximum ratings Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality documents. Table 3. Absolute Maximum Ratings | Symbol | Parameter | Val | Unit | | |-------------------|-----------------------------------------------|-------------|------|-------| | Symbol | Farameter | Min | Max | Offic | | T <sub>A</sub> | Ambient operating temperature | -30 | 85 | °C | | T <sub>BIAS</sub> | Temperature under bias | -30 | 85 | °C | | T <sub>STG</sub> | Storage temperature | <b>–</b> 55 | 125 | °C | | V <sub>IO</sub> | Input or output voltage | -0.2 | 2.45 | V | | $V_{DDF}$ | Flash memory supply voltage | -1 | 3 | V | | V <sub>CCP</sub> | PSRAM supply voltage | -0.2 | 2.45 | V | | V <sub>DDQ</sub> | Input/output supply voltage | -0.2 | 2.45 | V | | V <sub>PPF</sub> | Flash memory program voltage | -1 | 12.6 | V | | I <sub>O</sub> | Output short circuit current | | 100 | mA | | t <sub>VPPH</sub> | Time for V <sub>PPF</sub> at V <sub>PPH</sub> | | 100 | hours | ## 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics tables in this section are derived from tests performed under the measurement conditions summarized in *Table 4., Operating and AC measurement conditions*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 4. Operating and AC measurement conditions | Parameter | Flash r | memory | PSF | Unit | | |-------------------------------------------------------------|-----------------|-----------------------|-----------------|-----------------------------------|-------| | r al allietei | Min | Max | Min | Max | Oilit | | V <sub>DDF</sub> supply voltage | 1.7 | 1.95 | _ | - | V | | V <sub>CCP</sub> supply voltage | - | - | 1.7 | 1.95 | V | | V <sub>DDQ</sub> supply voltage | 1.7 | 1.95 | 1.7 | 1.95 | V | | V <sub>PPF</sub> supply voltage (factory environment) | 8.5 9.5 | | - | _ | V | | V <sub>PPF</sub> supply voltage (application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | _ | _ | V | | Load capacitance (C <sub>L</sub> ) | 3 | 30 | 3 | 0 | pF | | Output circuit resistors (R <sub>1</sub> , R <sub>2</sub> ) | 16 | 6.7 | 16 | 6.7 | kΩ | | Input rise and fall times | | 3 | | 1 <sup>(1)</sup> , <sup>(2)</sup> | ns | | Input pulse voltages | 0 to | $V_{DDQ}$ | 0 to \ | $V_{\mathrm{DDQ}}$ | V | | Input and output timing ref. voltages | V <sub>DI</sub> | <sub>DQ</sub> /2 | V <sub>DE</sub> | V | | - 1. Referenced to V<sub>SS</sub>. - 2. $V_{CCP} = V_{DDQ}$ . Figure 4. AC measurement I/O waveform $V_{\rm DDQ}$ $V_{\rm$ Figure 5. AC measurement load circuit 1. $V_{DD}$ means $V_{DDF} = V_{CCP}$ . Table 5. Capacitance<sup>(1)</sup> | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|------------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V | - | 12 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0 V | _ | 15 | pF | 1. Sampled only, not 100% tested. #### 6 Package mechanical To meet environmental requirements, ST offers these devices in ECOPACK® packages, which have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. Figure 6. TFBGA107 8 x 11 mm 9 x 12 active ball array, 0.8 mm pitch, package outline 1. Drawing is not to scale. M36P0R8070E0 Package mechanical Table 6. Stacked TFBGA107 8 x 11 mm 9 x 12 active ball array, 0.8 mm pitch, package data | Completed | | Millimeters | | Inches | | | | |-----------|-------|-------------|-------|--------|-------|-------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | Α | | | 1.20 | | | 0.047 | | | A1 | | 0.20 | | | 0.008 | | | | A2 | 0.85 | | | 0.033 | | | | | b | 0.35 | 0.30 | 0.40 | 0.014 | 0.012 | 0.016 | | | D | 8.00 | 7.90 | 8.10 | 0.315 | 0.311 | 0.319 | | | D1 | 6.40 | | | 0.252 | | | | | ddd | | | 0.10 | | | 0.004 | | | E | 11.00 | 10.90 | 11.10 | 0.433 | 0.429 | 0.437 | | | E1 | 8.80 | | | 0.346 | | | | | е | 0.80 | | | 0.031 | | | | | FD | 0.80 | | | 0.031 | | | | | FE | 1.10 | | | 0.043 | | | | | SE | 0.40 | | | 0.016 | | | | Part numbering M36P0R8070E0 #### 7 Part numbering E = ECOPACK package, standard packing F = ECOPACK package, tape and reel packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the STMicroelectronics sales office nearest to you. 20/22 Note: M36P0R8070E0 Revision history # 8 Revision history Table 8. Document revision history | Date | Revision | Changes | |------------|----------|------------------| | 2-Oct-2007 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 577