# **SONET/SDH Clock Multiplier PLL** Data Sheet February 2005 Features - Meets jitter requirements of Telcordia GR-253-CORE for OC-192, OC-48, OC-12, and OC-3 rates - Meets jitter requirements of ITU-T G.813 for STM-64, STM-16, STM-4 and STM-1 rates - Provides four LVPECL differential output clocks at 622.08 MHz - Provides a CML differential clock at 155.52 MHz - Provides a single-ended CMOS clock at 19.44 MHz - Lock Indicator - · Provides enable/disable control of output clocks - Accepts a CMOS reference at 19.44 MHz - 3.3 V supply # **Applications** - SONET/SDH line cards - · Network Element timing cards #### **Ordering Information** ZL30414QGC 64 Pin TQFP Trays ZL30414QGC1 64 Pin TQFP\* Trays \*Pb Free Matte Tin -40°C to +85°C #### **Description** The ZL30414 is an analog phase-locked loop (APLL) designed to provide jitter attenuation and rate conversion for SDH (Synchronous Digital Hierarchy) and SONET (Synchronous Optical Network) networking equipment. The ZL30414 generates very low jitter clocks that meet the jitter requirements of Telcordia GR-253-CORE OC-192, OC-48, OC-12, OC-3 rates and ITU-T G.813 STM-64, STM-16, STM-4 and STM-1 rates. The ZL30414 accepts a CMOS compatible reference at 19.44 MHz and generates four LVPECL differential output clocks at 622.08 MHz, a CML differential clock at 155.52 MHz and a single-ended CMOS clock at 19.44 MHz. The output clocks can be individually enabled or disabled. The ZL30414 provides a LOCK indication. Figure 1 - Functional Block Diagram Figure 2 - TQFP 64 pin (Top View) # **Pin Description** # **Pin Description Table** | Pin# | Name | Description | |--------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 1 | GND | Ground. 0 volt | | 2 | VCC1 | Positive Analog Power Supply. +3.3 V ±10%. | | 3 | VCC | Positive Analog Power Supply. +3.3 V ±10%. | | 4<br>5 | C155oN<br>C155oP | C155 Clock Output (CML). These outputs provide a differential 155.52 MHz clock. | | 6 | GND | Ground. 0 volt | | 7 | VCC2 | Positive Analog Power Supply. +3.3 V ±10% | | 8 | LPF | <b>Low Pass Filter (Analog).</b> Connect to this pin external RC network ( $R_F$ and $C_F$ ) for the low pass filter. | | 9 | GND | Ground. 0 volt | | 10 | GND | Ground. 0 volt | # Pin Description Table (continued) | Pin# | Name | Description | |------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | BIAS | Bias. See Figure 13 for the recommended bias circuit. | | 12 | C155oEN | C155o Clock Enable (CMOS Input). If tied high this control pin enables the C155oP/N differential driver. Pulling this input low disables the output clock and deactivates differential drivers. | | 13 | C622oEN-A | C622 Clock Output Enable A (CMOS Input). If tied high this control pin enables the C622oP/N-A output clock. Pulling this input low disables the output clock without deactivating differential drivers. | | 14 | C622oEN-B | C622 Clock Output Enable B (CMOS Input). If tied high this control pin enables the C622oP/N-B output clock. Pulling this input low disables the output clock without deactivating differential drivers. | | 15 | C622oEN-C | C622 Clock Output Enable C (CMOS Input). If tied high this control pin enables the C622oP/N-C output clock.Pulling this input low disables the output clock without deactivating differential drivers. | | 16 | C622oEN-D | C622 Clock Output Enable D (CMOS Input). If tied high this control pin enables the C622oP/N-D output clock.Pulling this input low disables the output clock without deactivating differential drivers. | | 17 | GND | Ground. 0 volt | | 18 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 19 | NC | No internal bonding Connection. Leave unconnected. | | 20 | NC | No internal bonding Connection. Leave unconnected. | | 21 | NC | No internal bonding Connection. Leave unconnected. | | 22 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 23 | IC | Internal Connection. Connect this pin to Ground (GND). | | 24 | NC | No internal bonding Connection. Leave unconnected. | | 25 | NC | No internal bonding Connection. Leave unconnected. | | 26 | C19oEN | C19o Output Enable (CMOS Input). If tied high this control pin enables the C19o output clock. Pulling this pin low forces output driver into a high impedance state. | | 27 | GND | Ground. 0 volt | | 28 | C19i | C19 Reference Input (CMOS Input). This pin is a single-ended input reference source used for synchronization. This pin accepts 19.44 MHz. | | 29 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 30 | GND | Ground. 0 volt | | 31 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 32 | GND | Ground. 0 volt | # Pin Description Table (continued) | Pin# | Name | Description | |----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 33 | GND | Ground. 0 volt | | 34 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 35 | C19o | C19 Clock Output (CMOS Output). This pin provides a single-ended CMOS clock at 19.44 MHz. | | 36 | GND | Ground. 0 volt | | 37 | LOCK | <b>Lock Indicator (CMOS Output).</b> This output goes high when PLL is frequency locked to the input reference C19i. | | 38 | GND | Ground. 0 volt | | 39 | GND | Ground. 0 volt | | 40 | NC | No internal bonding Connection. Leave unconnected. | | 41 | GND | Ground. 0 volt | | 42 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 43 | GND | Ground. 0 volt | | 44 | VCC | Positive Analog Power Supply. +3.3 V ±10% | | 45 | GND | Ground. 0 volt | | 46 | VDD | Positive Digital Power Supply. +3.3 V ±10% | | 47 | VCC | Positive Analog Power Supply. +3.3 V ±10% | | 48 | GND | Ground. 0 volt | | 49 | VCC | Positive Analog Power Supply. +3.3 V ±10%. | | 50<br>51 | C622oN-D<br>C622oP-D | C622 Clock Output (LVPECL). These outputs provide a differential LVPECL clock at 622.08 MHz. Unused LVPECL port should be left unterminated to decrease supply current. | | 52 | GND | Ground. 0 volt | | 53 | VCC | Positive Analog Power Supply. +3.3 V ±10%. | | 54<br>55 | C622oP-C<br>C622oN-C | C622 Clock Output (LVPECL). These outputs provide a differential LVPECL clock at 622.08 MHz. Unused LVPECL port should be left unterminated to decrease supply current. | | 56 | GND | Ground. 0 volt | | 57 | VCC | Positive Analog Power Supply. +3.3 V ±10%. | | 58<br>59 | C622oN-B<br>C622oP-B | C622 Clock Output (LVPECL). These outputs provide a differential LVPECL clock at 622.08 MHz. Unused LVPECL port should be left unterminated to decrease supply current. | #### Pin Description Table (continued) | Pin# | Name | Description | |----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 60 | GND | Ground. 0 volt | | 61 | VCC | Positive Analog Power Supply. +3.3 V ±10%. | | 62<br>63 | C622oP-A<br>C622oN-A | C622 Clock Output (LVPECL). These outputs provide a differential LVPECL clock at 622.08 MHz. Unused LVPECL port should be left unterminated to decrease supply current. | | 64 | GND | Ground. 0 volt | | 65 | NC | No internal bonding Connection. Leave unconnected. | #### 1.0 Functional Description The ZL30414 is an analog phased-locked loop which provides rate conversion and jitter attenuation for SONET/SDH OC-192/STM-64, OC-48/STM-16, OC-12/STM-4 and OC-3/STM-1 applications. A functional block diagram of the ZL30414 is shown in Figure 1 and a brief description is presented in the following sections. #### 1.1 Frequency/Phase Detector The Frequency/Phase Detector compares the frequency/phase of the input reference signal with the feedback signal from the Frequency Divider circuit and provides an error signal corresponding to the frequency/phase difference between the two. This error signal is passed to the Loop Filter circuit. #### 1.2 Lock Indicator The ZL30414 has a built-in LOCK detector that measures frequency difference between input reference clock C19i and the VCO frequency. When the VCO frequency is less than ±300 ppm apart from the input reference frequency then the LOCK pin is set high. The LOCK pin is pulled low if the frequency difference exceeds ±1000 ppm. #### 1.3 Loop Filter The Loop Filter is a low pass filter. This low pass filter ensures that the network jitter requirements are met for an input reference frequency of 19.44 MHz. The corner frequency of the Loop Filter is configurable with an external capacitor and resistor connected to the LPF pin and ground as shown in Figure 3. Figure 3 - Loop Filter Elements #### 1.4 VCO The voltage-controlled oscillator (VCO) receives the filtered error signal from the Loop Filter, and based on the voltage of the error signal generates a primary frequency. The VCO output is connected to the "Frequency Dividers and Clock Drivers" block that divides VCO frequency and buffer generated clocks. #### 1.5 Output Interface Circuit The output of the VCO is used by the Output Interface Circuit to provide four LVPECL differential clocks at 622.08 MHz, one CML differential clock at 155.52 MHz and a single-ended 19.44 MHz output clock. This block provides also a 19.44 MHz feedback clock that closes PLL loop. Each output clock can be enabled or disabled individually with the associated Output Enable pin. | Output Clocks | Output Enable Pins | |---------------|--------------------| | C622oP/N-A | C622oEN-A | | C622oP/N-B | C622oEN-B | | C622oP/N-C | C622oEN-C | | C622oP/N-D | C622oEN-D | | C155oP/N | C155oEN | | C19o | C19oEN | **Table 1 - Output Enable Control** To reduce power consumption and achieve the lowest possible intrinsic jitter the unused output clocks must be disabled. If any of the LVPECL outputs are disabled they must be left open without any terminations. #### 2.0 ZL30414 Performance The following are some of the ZL30414 performance indicators that complement results listed in the Characteristics section of this data sheet. # 2.1 Input Jitter Tolerance Jitter tolerance is a measure of the PLL's ability to operate properly (i.e., remain in lock and/or regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its input reference. The input jitter tolerance of the ZL30414 is shown in Figure 4. On this graph, the single line at the top represents measured input jitter tolerance and the three overlapping lines below represent minimum input jitter tolerance for OC-192, OC-48, and OC-12 network interfaces. The jitter tolerance is expressed in picoseconds (pk-pk) to accommodate requirements for interfaces operating at different rates. Figure 4 - Input Jitter Tolerance #### 2.2 Jitter Transfer Characteristic Jitter Transfer Characteristic represents a ratio of the jitter at the output of a PLL to the jitter applied to the input of a PLL. This ratio is expressed in dB and it characterizes the PLLs ability to attenuate (filter) jitter. The jitter transfer characteristic for the ZL30414 configured with recommended loop filter components ( $R_F$ =8.2 k $\Omega$ , $C_F$ =470 nF) is shown in Figure 5. The plotted curves represent jitter transfer characteristics over the recommended voltage (3.0 V to 3.6 V) and temperature (-40C to 85C) ranges. Figure 5 - Jitter Transfer Characteristic #### 3.0 Applications #### 3.1 Ultra-Low Jitter SONET/SDH Equipment Clocks The ZL30414 functionality and performance complements the entire family of the Zarlink's advanced network synchronization PLLs. Its superior jitter filtering characteristics exceed requirements of SONET/SDH optical interfaces operating up to OC-192/STM-64 rate (10 Gbit/s). The ZL30414 in combination with the MT90401 or the ZL30407 (SONET/SDH Network Element PLLs) provides the core building blocks for high quality equipment clocks suitable for network synchronization (see Figure 6). Figure 6 - SONET/SDH Equipment Clock The ZL30414 in combination with the MT9046 provides an optimum solution for SONET/SDH line cards (see Figure 7). Figure 7 - SONET/SDH Line Card #### 3.2 Recommended Interface circuit #### 3.2.1 LVPECL to LVPECL Interface The C622oP/N-A, C622oP/N-B, C622oP/N-B, and C622oP/N-D outputs provide differential LVPECL clocks at 622.08 MHz. The LVPECL output drivers require a 50 $\Omega$ termination connected to the Vcc-2V source for each output terminal at the terminating end as shown below. The terminating resistors should be placed as close as possible to the LVPECL receiver. Figure 8 - LVPECL to LVPECL Interface #### 3.2.2 CML to CML Interface The C1550 output provides a differential CML/LVDS compatible clock at 155.52 MHz. The output drivers require a 50 $\Omega$ load at the terminating end if the receiver is CML type. Figure 9 - CML to CML Interface #### 3.2.3 CML to LVDS Interface To configure the driver as an LVDS driver, external biasing resistors are required to set up the common mode voltage as specified by ANSI/TIA/EIA-644 LVDS standard. The standard specifies the $V_{CM}$ (common mode voltage) as minimum 1.125 V, typical 1.2 V, and maximum 1.375 V. The following figure provides a recommendation for LVDS applications. Figure 10 - LVDS Termination #### 3.2.4 CML to LVPECL Interface The CML output can drive LVPECL input as is shown in Figure 11. The terminating resistors should be placed as close as possible to the LVPECL receiver. Figure 11 - CML to LVPECL Interface #### 3.3 Tristating LVPECL Outputs The ZL30414 has four differential 622.08 MHz LVPECL outputs, which can be used to drive four different OC-3/OC-12/OC-48/OC-192 devices such as framers, mappers and SERDES. In the case where fewer than four clocks are required, a user can disable unused LVPECL outputs on the ZL30414 by pulling the corresponding enable pins low. When disabled, voltage at the both pins of the differential LVPECL output will be pulled up to Vcc - 0.7 V. For applications requiring the LVPECL outputs to be in a tri-state mode, external AC coupling can be used as shown in Figure 12. Typically this might be required in hot swappable applications. Resistors R1 and R2 are required for DC bias of the LVPECL driver. Capacitors C1 and C2 are used as AC coupling capacitors. During disable mode (C622oEN pin pulled low) those capacitors present infinite impedance to the DC signal and to the receiving device this looks like a tristated (High-Z) output. Resistors R3, R4, R5 and R6 are used to terminate the transmission line with 50 ohm impedance and to generate DC bias voltage for the LVPECL receiver. If the LVPECL receiver has an integrated 50 ohm termination and bias source, resistors R3, R4, R5 and R6 should not be populated. Figure 12 - Tristatable LVPECL Outputs # 3.4 Power Supply and BIAS Circuit Filtering Recommendations Figure 13 presents a complete filtering arrangement that is recommended for applications requiring maximum jitter performance. The level of required filtering is subject to further optimization and simplification. Please check Zarlink's web site for updates. Figure 13 - Power Supply and BIAS Circuit Filtering #### 4.0 Characteristics # Absolute Maximum Ratings<sup>†</sup> | | Characteristics | Sym. | Min. <sup>‡</sup> | Max. <sup>‡</sup> | Units | |---|---------------------------|-------------------------------------|-------------------|------------------------------------------------|-------| | 1 | Supply voltage | V <sub>DDR</sub> , V <sub>CCR</sub> | TBD | TBD | V | | 2 | Voltage on any pin | V <sub>PIN</sub> | -0.5 | V <sub>CC</sub> + 0.5<br>V <sub>DD</sub> + 0.5 | V | | 3 | Current on any pin | I <sub>PIN</sub> | -0.5 | 30 | mA | | 4 | ESD Rating | V <sub>ESD</sub> | | 1250 | V | | 5 | Storage temperature | T <sub>ST</sub> | -55 | 125 | °C | | 6 | Package power dissipation | P <sub>PD</sub> | | 1.8 | W | <sup>†</sup> Voltages are with respect to ground unless otherwise stated. # Recommended Operating Conditions<sup>†</sup> | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | |---|-----------------------|---------------------|------|-------------------|------|-------|-------| | 1 | Operating Temperature | T <sub>OP</sub> | -40 | 25 | +85 | °C | | | 2 | Positive Supply | $V_{DD}$ , $V_{CC}$ | 3.0 | 3.3 | 3.6 | V | | <sup>†</sup> Voltages are with respect to ground unless otherwise stated. # DC Electrical Characteristics<sup>†</sup> | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | |---|--------------------------------------------------------------------------------------------------|----------------------------------|--------------------|-------------------|--------------------|-------|--------------------------------------------------------| | 1 | Supply Current | I <sub>DD</sub> +I <sub>CC</sub> | | 146 | | mA | LVPECL, CML<br>drivers<br>disabled and<br>unterminated | | 2 | Incremental Supply Current to single LVPECL driver (driver enabled and terminated, see Figure 8) | I <sub>LVPECL</sub> | | 37 | | mA | Note 1<br>Note 2 | | 3 | Incremental Supply Current to CML driver (driver enabled and terminated, see Figure 9) | I <sub>CML</sub> | | 26 | | mA | Note 3 | | 4 | CMOS: High-level input voltage | V <sub>IH</sub> | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | | 5 | CMOS: Low-level input voltage | $V_{IL}$ | 0 | | 0.3V <sub>DD</sub> | V | | | 6 | CMOS: Input leakage current | I <sub>IL</sub> | | 1 | 5 | uA | V <sub>I</sub> = V <sub>DD</sub><br>or 0 V | <sup>‡</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. <sup>‡</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. # DC Electrical Characteristics<sup>†</sup> (continued) | | Characteristics | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | |----|---------------------------------------------------------------------------------------------|---------------------------|--------------|-------------------|--------------|-------|----------------------------------| | 7 | CMOS: Input bias current for pulled-down inputs: C622oEN-A, C622oEN-C, C622oEN-D, OC-CLKoEN | I <sub>B-PU</sub> | | 300 | | uA | V <sub>I</sub> = V <sub>DD</sub> | | 8 | CMOS: Input bias current for pulled-up inputs: , C622oEN-B, C19oEN | I <sub>B-PD</sub> | | 90 | | uA | V <sub>I</sub> = 0V | | 9 | CMOS: High-level output voltage | V <sub>OH</sub> | 2.4 | | | V | I <sub>OH</sub> = 8 mA | | 10 | CMOS: Low-level output voltage | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 4 mA | | 11 | LOCK pin: High-level output voltage | V <sub>OH</sub> | 2.4 | | | | I <sub>OH</sub> = 0.5 mA | | 12 | LOCK pin: Low-level output voltage | V <sub>OL</sub> | | | 0.4 | | I <sub>OL</sub> = 0.5 mA | | 13 | CMOS: C19o output rise time | T <sub>R</sub> | | 1.8 | 3.3 | ns | 18 pF load | | 14 | CMOS: C19o output fall time | T <sub>F</sub> | | 1.1 | 1.4 | ns | 18 pF load | | 15 | LVPECL: Differential output voltage (622.08 MHz) | IV <sub>OD_LVPECL</sub> I | | 1.17 | | V | Note 2 | | 16 | LVPECL: Offset voltage (622.08 MHz) | V <sub>OS_LVPECL</sub> | Vcc-<br>1.31 | Vcc-<br>1.20 | Vcc-<br>1.09 | V | Note 2 | | 17 | LVPECL: Output rise/fall times (622.08 MHz) | T <sub>RF</sub> | | 170 | | ps | Note 2 | | 18 | CML: Differential output voltage (155.52 MHz) | IV <sub>OD_CML</sub> I | | 0.73 | | V | Note 3 | | 19 | CML: Offset voltage<br>(155.52 MHz) | V <sub>OS_CML</sub> | Vcc-<br>0.58 | Vcc-<br>0.54 | Vcc-<br>0.50 | V | Note 3 | | 20 | CML: Output rise/fall times (155.52 MHz) | T <sub>RF</sub> | | 220 | | ps | Note 3 | - †: Voltages are with respect to ground unless otherwise stated. ‡: Typical figures are for design aid only: not guaranteed and not subject to production testing. Supply voltage and operating temperature are as per Recommended Operating Conditions - Note 1: The I<sub>LVPECL</sub> current is determined by the termination network connected to LVPECL outputs. More than 25% of this current flows outside the chip and it does not contribute to the internal power dissipation. - Note 2: LVPECL outputs terminated with $Z_T$ = 50 $\Omega$ resistors biased to $V_{CC}$ -2V (see Figure 8) Note 3: CML outputs terminated with $Z_T$ = 50 $\Omega$ resistors connected to low impedance DC bias voltage source (see Figure 9) # AC Electrical Characteristics<sup>†</sup> - Output Timing Parameters Measurement Voltage Levels | | - | | | | | | |---|--------------------------------------|--------------------------------------------------------------------|--------------------|---------------------------|------------------------|-------| | | Characteristics | Sym | смоѕ | LVPECL | CML | Units | | 1 | Threshold Voltage | V <sub>T-CMOS</sub><br>V <sub>T-LVPECL</sub><br>V <sub>T-CML</sub> | 0.5V <sub>DD</sub> | 0.5V <sub>OD_LVPECL</sub> | 0.5V <sub>OD_CML</sub> | V | | 2 | Rise and Fall Threshold Voltage High | $V_{HM}$ | 0.7V <sub>DD</sub> | 0.8V <sub>OD_LVPECL</sub> | 0.8V <sub>OD_CML</sub> | V | | 3 | Rise and Fall Threshold Voltage Low | $V_{LM}$ | 0.3V <sub>DD</sub> | 0.2V <sub>OD_LVPECL</sub> | 0.2V <sub>OD_CML</sub> | V | <sup>†</sup> Voltages are with respect to ground unless otherwise stated. Figure 14 - Output Timing Parameter Measurement Voltage Levels # AC Electrical Characteristics<sup>†</sup> - C19i Input to C19o, C155o and C622o Output Timing | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|----------------------|--------------------|------|-------|------|-------|-------| | 1 | C19i to C19o delay | t <sub>C19D</sub> | 6.2 | 7.2 | 8.2 | ns | | | 2 | C19i to C155o delay | tc <sub>155D</sub> | 3 | 4 | 5 | ns | | | 3 | C19i to C622oA delay | t <sub>C622D</sub> | 0 | 0.8 | 1.6 | ns | | | 4 | C155o duty cycle | d <sub>C155L</sub> | 48 | 50 | 52 | % | | | 5 | C622o duty cycle | d <sub>C622L</sub> | 48 | 50 | 52 | % | | <sup>†</sup> Supply voltage and operating temperature are as per Recommended Operating Conditions <sup>‡</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. Figure 15 - C19i Input to C19o, C155o and C622o Output Timing # AC Electrical Characteristics<sup>†</sup>- C622 Clocks Output Timing | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|------------------|-----------------------|------|-------|------|-------|-------| | 1 | C622oA to C622oB | t <sub>C622D-AB</sub> | -50 | 0 | +50 | ps | | | 2 | C622oA to C622oC | t <sub>C622D-AC</sub> | -50 | 0 | +50 | ps | | | 3 | C622oA to C622oD | t <sub>C622D-AD</sub> | -50 | 0 | +50 | ps | | <sup>†</sup> Supply voltage and operating temperature are as per Recommended Operating Conditions <sup>‡</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. Figure 16 - C622oB, C622oC, C622oD Outputs Timing # Performance Characteristics - Functional (V $_{CC}$ = 3.3 V $\pm 10\%;\, T_{A}$ = $\,$ -40 to $85^{\circ}C$ ) | | | Characteristics | Min. | Тур. | Max. | Units | Notes | |---|---|-----------------|-------|------|------|-------|-------------------------------------------------------------| | | 1 | Pull-in range | ±1000 | | | ppm | At nominal input<br>reference frequency<br>C19i = 19.44 MHz | | Ī | 2 | Lock Time | | | 300 | ms | | # Performance Characteristics : Output Jitter Generation - GR-253-CORE conformance ( $V_{CC}$ = 3.3V ±10%; $T_A$ = -40 to 85°C ) | | GR-253-0 | ORE Jitter Genera | ZL30414 Jitter Generation Performance | | | | | |---|----------------------------|---------------------------------|---------------------------------------|---------------------------------------|-------------------|-------------------|-------------------| | | Interface<br>(Category II) | Jitter<br>Measurement<br>Filter | Limit in<br>UI | Equivalent<br>limit in time<br>domain | Typ. <sup>†</sup> | Max. <sup>‡</sup> | Units | | 1 | OC-192<br>STS-192 | 50 kHz - 80 MHz | 0.1 UI <sub>PP</sub> | 10.0 | - | 7.31 | ps <sub>P-P</sub> | | | | | 0.01 UI <sub>RMS</sub> | 1.0 | 0.52 | 0.94 | ps <sub>RMS</sub> | | 2 | OC-48<br>STS-48 | 12 kHz - 20 MHz | 0.1 UI <sub>PP</sub> | 40.2 | - | 7.32 | ps <sub>P-P</sub> | | | | | 0.01 UI <sub>RMS</sub> | 4.02 | 0.58 | 0.83 | ps <sub>RMS</sub> | | 3 | OC-12<br>STS-12 | | 0.1 UI <sub>PP</sub> | 161 | - | 4.37 | ps <sub>P-P</sub> | | | | | 0.01 UI <sub>RMS</sub> | 16.1 | 0.34 | 0.60 | ps <sub>RMS</sub> | <sup>†</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. <sup>‡</sup> Loop Filter components: $R_F$ =8.2 k $\Omega$ , $C_F$ =470 nF Performance Characteristics : Output Jitter Generation - G.813 conformance (Option 1 and 2) ( $V_{CC}$ = 3.3V ±10%; $T_A$ = -40 to 85°C ) | | <b>G</b> .81 | 13 Jitter Generation | Requirement | s | ZL30414 Jitter Generation<br>Performance | | | |---|--------------|---------------------------------|----------------|---------------------------------------|------------------------------------------|-------|-------------------| | | Interface | Jitter<br>Measurement<br>Filter | Limit in<br>UI | Equivalent<br>limit in time<br>domain | Typ.† | Max.‡ | Units | | | | Option 1 | 1 | <u> </u> | | ·L | | | 1 | STM-64 | 4 MHz to 80 MHz | 0.1 Ulpp | 10.0 | - | 6.95 | ps <sub>P-P</sub> | | | | | | | 0.49 | 0.89 | ps <sub>RMS</sub> | | | | 20 kHz to 80 MHz | 0.5 Ulpp | 50.2 | - | 11.5 | ps <sub>P-P</sub> | | | | | | | 0.82 | 1.04 | ps <sub>RMS</sub> | | 2 | STM-16 | 1 MHz to 20 MHz | 0.1 Ulpp | 40.2 | - | 6.40 | ps <sub>P-P</sub> | | | | | | | 0.50 | 0.68 | ps <sub>RMS</sub> | | | | 5 kHz to 20 MHz | 0.5 Ulpp | 201 | - | 8.67 | ps <sub>P-P</sub> | | | | | | | 0.68 | 1.06 | ps <sub>RMS</sub> | | 3 | STM-4 | 250 kHz to 5 MHz | 0.1 Ulpp | 161 | - | 3.33 | ps <sub>P-P</sub> | | | | | | | 0.26 | 0.42 | ps <sub>RMS</sub> | | | | 1 kHz to 5 MHz | 0.5 Ulpp | 804 | - | 19.1 | ps <sub>P-P</sub> | | | | | | | 1.51 | 2.88 | ps <sub>RMS</sub> | | | | Option 2 | | | | | | | 5 | STM-64 | 4 MHz to 80 MHz | 0.1 Ulpp | 10.0 | - | 6.95 | ps <sub>P-P</sub> | | | | | | | 0.49 | 0.89 | ps <sub>RMS</sub> | | | | 20 kHz to 80 MHz | 0.3 Ulpp | 30.1 | - | 11.5 | ps <sub>P-P</sub> | | | | | | | 0.82 | 1.04 | ps <sub>RMS</sub> | | 6 | STM-16 | 12 kHz - 20 MHz | 0.1 Ulpp | 40.2 | - | 7.32 | ps <sub>P-P</sub> | | | | | | | 0.58 | 0.83 | ps <sub>RMS</sub> | | 7 | STM-4 | 12 kHz - 5 MHz | 0.1 Ulpp | 161 | - | 4.37 | ps <sub>P-P</sub> | | | | | | | 0.34 | 0.60 | ps <sub>RMS</sub> | <sup>†</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. $<sup>\</sup>ddagger$ Loop Filter components: R<sub>F</sub>=8.2 kΩ, C<sub>F</sub>=470 nF Performance Characteristics : Output Jitter Generation - ETSI EN 300 462-7-1conformance ( $V_{CC}$ = 3.3V ±10%; $T_A$ = -40 to 85°C ) | | EN 300 4 | 62-7-1 Jitter Genera | ZL30414 Jitter Generation<br>Performance | | | | | |---|-----------|---------------------------------|------------------------------------------|---------------------------------------|-------------------|-------|-------------------| | | Interface | Jitter<br>Measurement<br>Filter | Limit in<br>UI | Equivalent<br>limit in time<br>domain | Typ. <sup>†</sup> | Max.‡ | Units | | 1 | STM-16 | 1 MHz to 20 MHz | 0.1 Ulpp | 40.2 | - | 6.40 | ps <sub>P-P</sub> | | | | | | | 0.50 | 0.68 | ps <sub>RMS</sub> | | | | 5 kHz to 20 MHz | 0.5Ulpp | 201 | - | 8.67 | ps <sub>P-P</sub> | | | | | | | 0.68 | 1.06 | ps <sub>RMS</sub> | | 2 | STM-4 | 250 kHz to 5 MHz | 0.1 Ulpp | 161 | - | 3.33 | ps <sub>P-P</sub> | | | | | | | 0.26 | 0.42 | ps <sub>RMS</sub> | | | | 1 kHz to 5 MHz | 0.5 Ulpp | 804 | - | 19.1 | ps <sub>P-P</sub> | | | | | | | 1.51 | 2.88 | ps <sub>RMS</sub> | <sup>†</sup> Typical figures are for design aid only: not guaranteed and not subject to production testing. $<sup>\</sup>ddagger$ Loop Filter components: R<sub>F</sub>=8.2 k $\Omega,\ C_F$ =470 nF | | | imensions | | Altern. D | ern. Dimensions | | | |--------|-------------|-----------|----------|-----------|-----------------|--|--| | Symbol | in milli | metres | | in in | ches | | | | , | MIN | MAX | | MIN | MAX | | | | Α | | 1.20 | | | 0.047 | | | | A1 | 0.05 | 0.15 | | 0.002 | 0.006 | | | | A2 | 0.95 | 1.05 | | 0.037 | 0.041 | | | | D | 12.00 | O BSC | | 0.472 BSC | | | | | D1 | 10.00 | O BSC | | 0.394 BSC | | | | | D2 | 6.74 | 7.5 | | 0.265 | 0.295 | | | | E | E 12.00 BSC | | | 0.472 BSC | | | | | E1 | 10.00 | O BSC | | 0.394 BSC | | | | | E2 | 6.74 | 7.5 | | 0.265 | 0.295 | | | | L | 0.45 | 0.75 | | 0.018 | 0.030 | | | | е | 0.50 | BSC | | 0.020 | BSC | | | | b | 0.17 | 0.27 | | 0.007 | 0.011 | | | | С | 0.09 | 0.20 | | 0.004 | 0.008 | | | | | | Pin | features | | | | | | N | | | 64 | | | | | | ND | 16 | | | | | | | | NE | 16 | | | | | | | | NOTE | SQUARE | | | | | | | Conforms to JEDEC MS-026 ACD Iss. C - 1. Pin 1 indicator may be a corner chamfer, dot or both. - 2. Controlling dimensions are in millimeters. - 3. The top package body size may be smaller than the bottom package body size by a max. of 0.15 mm. - 4. Dimension D1 and E1 do not include mould protrusion. - 5. Dimension b does not include dambar protusion. - 6. Coplanarity, measured at seating plane G, to be 0.08 mm max. - 7. Dashed area represents exposed paddle. - $-\ \mbox{Exposed}$ pad is affected by mold flash, upto 30mils on straight edge, and upto 50mils at corner. | | | | , | | | • | | | | | |---------------------------------------------------|---------|--|---|--|-----------------------|-----------------|-------------------------------|-----------------------------------------------------|--|--| | © Zarlink Semiconductor 2005 All rights reserved. | | | | | | | | Package Code QD/QG | | | | ISSUE | 1 | | | | ZARLINK SEMICONDUCTOR | | Previous package codes | Package Outline for 64 Lead e—Pad TQFP 10x10x1.0mm, | | | | ACN | CDCA | | | | | | +2.0mm (footprint) with 7.5mm | n | | | | DATE | 15Aug05 | | | | | JEMINGON DOCTOR | | DAP (Die Attach Pad) | | | | APPRD. | | | | | | | | 113400 | | | # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE