# Le5711 # Dual Subscriber Line Interface Circuit VE580 Series ### **APPLICATIONS** - Ideal for low cost, high performance linecard applications (CO, DLC) - Meets requirements for countries such as: China, Korea, Japan, Taiwan, and Australia - Fulfills the following China specifications: GF002-9002.1 #### **FEATURES** - Dual-channel SLIC device with small footprint - On-chip Thermal Management (TMG) feature in Normal and Reverse Polarity - Control states: Active (Normal and Reverse Polarity), Standby, and Disconnect - On-hook transmission - Low standby power - -39 to -58 V battery operation - Two-wire impedance set by single external impedance - Device level thermal shutdown - Set on-chip constant-current feed - Programmable ring-trip detect threshold - Only +5 V and battery supply required ### DESCRIPTION The innovative Le5711 dual-channel SLIC device is designed for high-density POTS applications requiring a small footprint SLIC device with significant power savings. By combining the line interface of two channels into one SLIC device, the Le5711 device enables the design of a low cost, high performance, and fully programmable line interface for multiple country applications worldwide. The on-chip Thermal Management (TMG) feature allows for significantly reduced power dissipation on the device. The Le5711 device is offered in space-saving package types, 44-pin eTQFP and 32-pin PLCC. The small footprint of the SLIC device allows designers to save board space, increasing the density of lines on the board. The Le5711 device is also designed to significantly reduce the number of external components required for linecard design. Zarlink offers a range of compatible codec/filters that perform the codec function in a line card. In particular the Zarlink QLSLAC™ device, another member of the VE580 series, combined with the Le5711 device provides a programmable line circuit that can be configured for varying requirements. ### RELATED LITERATURE - 080753 Le58QL02/021/031 QLSLAC<sup>TM</sup> Data Sheet - 080754 Le58QL061/063 QLSLAC<sup>™</sup> Data Sheet - 080748 Le5711 Evaluation Board User's Guide ### ORDERING INFORMATION | Device | Package <sup>1</sup> | Packing <sup>2</sup> | |-------------|-------------------------------------------------|----------------------| | Le57D111DJC | 32-pin PLCC (Green),<br>50 dB Reverse Polarity | Tube | | Le57D111BTC | 44-pin eTQFP (Green),<br>50 dB Reverse Polarity | Tray | - The green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment. - For delivery using a tape and reel packing system, add a "T" suffix to the OPN (Ordering Part Number) when placing an order. # **BLOCK DIAGRAM** | Document ID# 081132 | Date: Sep 18, 2007 | Rev: D | Version: 2 Distribution: Public Document # **TABLE OF CONTENTS** | Applications | | |-----------------------------------------------------------------------------|----| | Features | | | Ordering Information | | | Description | 1 | | Related Literature | 1 | | Block Diagram | 1 | | Product Description | | | Block Descriptions | | | Two-Wire Interface | | | Signal Transmission | | | Power Feed Controller and Common Bias | | | Input Decoder and Control | | | Off-Hook Detector | | | Ring-Trip Detector | | | Connection Diagrams | | | Pin Descriptions | | | | | | Electrical Characteristics | | | Absolute Maximum Ratings | | | Operating Ranges | | | Specifications | | | Transmission Performance | | | Crosstalk Between Channels | | | Longitudinal Capability | | | Insertion Loss | | | Line Characteristics | | | Power Supply Rejection Ratio at the Two-Wire Interface, Active Normal State | | | Power Dissipation | 8 | | Supply Currents | 8 | | RFI Rejection | 8 | | Logic Inputs | 8 | | Logic Output | 9 | | Ring-Trip Detector Input | | | Loop Detector | | | SLIC Device Decoding | | | User-Programmable Components | | | DC Feed Characteristics | | | Test Circuits | | | Application Circuit | | | Line card Parts List | | | Physical Dimensions. | | | 32-Pin PLCC | | | Revision History | | | Revision A1 to B1 | | | Revision B1 to C1 | _ | | Revision C1 to D1 | _ | | | _ | | Revision D1 to D2 | 19 | ### PRODUCT DESCRIPTION The Le5711 device is designed for long loop high-density POTS applications requiring a low power, small footprint SLIC. The Le5711 device increases linecard density by integrating two SLIC devices into a single 32 pin package. This reduction in board space allows for higher density linecard, which allows for amortizing common hardware across more channels. The Le5711 device gives linecard designers a simple control interface that supports four states: Active, Reverse Polarity, Standby, and Disconnect (Ringing). The Le5711 device is low cost and high performance, providing key features required for POTS markets requiring only loop start. The device includes a thermal management resistor for reducing power dissipation. ### **BLOCK DESCRIPTIONS** ### Two-Wire Interface The two-wire interfaces provide DC current and send voice signals to a telephone apparatus connected to the linecard with a two-wire line. The two-wire interface also receives the returning voice signals from the telephone transmitter. # **Signal Transmission** The RSN input current controls the receive current sent to the two-wire interface. The AC line voltage is sensed by a differential amplifier between the A<sub>i</sub> (TIP) and HP<sub>i</sub> leads.\* The output of this amplifier is equal to the AC metallic components of the line voltages and is output at VTX<sub>i</sub>. The transmission circuit also contains a longitudinal feedback circuit to shunt longitudinal signals to a DC bias voltage. The longitudinal feedback does not affect metallic signals. #### \*Note: "i" denotes channel number ### **Power Feed Controller and Common Bias** The power feed controllers have three sections: (1) the battery feed circuit, (2) the reverse polarity circuit, and (3) the common bias circuit. The battery feed circuit regulates the amount of DC current and voltage supplied to the telephone over a wide range of loop resistance. The reverse polarity circuit provides the capability to reverse the loop current for pay telephone key pad disable and other applications. The bias circuit provides a filtered reference voltage, which is offset from the subscriber line voltage, and a signal which sets the current limit. # Input Decoder and Control The input decoder and control block provides a means for a microprocessor or SLAC IC to control such system states as Active, Standby, Disconnect (Ringing), and Reverse Polarity. The input decoder and control block has TTL-compatible inputs, which set the operating states of the SLIC device. It also provides the supervision signal sent back to the controller. ### Off-Hook Detector The most important loop monitoring function is off-hook detection. Loop current is programmed for both channels by a single resistor. Loop detect threshold is typically 1/3 of the programmed Loop current in the Active and Reverse Polarity states. ### Ring-Trip Detector In the Disconnect state, the ring-trip detector is active. While the $DB_i$ pin is more negative than the DAC pin, the $\overline{DET}$ pin will be high to indicate on hook. When an off hook condition occurs, the $DB_i$ pin becomes more positive than the DAC pin, and the $\overline{DET}$ pin will go low to indicate off hook during ringing (ring-trip) has been detected. The system implements the Ringing state using external control of a ring relay in combination with the Disconnect SLIC state, which enables the ring-trip detector. # **CONNECTION DIAGRAMS** ### Note: - 1. Pin 1 is marked for orientation. - 2. NC = No Connect - 3. The exposed heat sink pad on the bottom of the eTQFP package is connected to the battery supply (VBAT pin). Do not connect to GND. # **PIN DESCRIPTIONS** | Pin Name | Туре | Description | |-----------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>1</sub> (TIP) | Output | Output of A (TIP) power amplifier of channel 1. | | A <sub>2</sub> (TIP) | Output | Output of A (TIP) power amplifier of channel 2. | | AGND/DGND | Ground | Analog and digital ground. | | B <sub>1</sub> (RING) | Output | Output of B (RING) power amplifier of channel 1. | | B <sub>2</sub> (RING) | Output | Output of B (RING) power amplifier of channel 2. | | BGND <sub>1</sub> | Ground | Battery (power) ground of channel 1 | | BGND <sub>2</sub> | Ground | Battery (power) ground of channel 2. | | C1 <sub>1</sub> | Input | | | C2 <sub>1</sub> | Input | State decoder inputs of channel 1. | | C1 <sub>2</sub> | Input | | | C2 <sub>2</sub> | Input | State decoder inputs of channel 2. | | CAS | Capacitor | Pin for capacitor to filter reference voltage when operating in anti-saturation region. | | CDC <sub>1</sub> | Capacitor | DC feed filter capacitor of channel 1. | | CDC <sub>2</sub> | Capacitor | DC feed filter capacitor of channel 2. | | RSVD <sub>1</sub> | Input | Reserved. Connect to V <sub>CC</sub> . | | RSVD <sub>2</sub> | Input | Reserved. Connect to V <sub>CC</sub> . | | DAC | Input | Ring-trip negative of both channels. Negative input to ring-trip comparator. | | DB <sub>1</sub> | Input | Ring-trip positive of channel 1. Positive input to ring-trip comparator. | | DB <sub>2</sub> | Input | Ring-trip positive of channel 2. Positive input to ring-trip comparator. | | DET <sub>1</sub> | Output | Switch-hook/Ring-trip detector output of channel1. Logic low indicates that a detector is tripped. | | DET <sub>2</sub> | Output | Switch-hook/Ring-trip detector output of channel 2. Logic low indicates that a detector is tripped. | | HP <sub>1</sub> | Capacitor | Connect High-pass filter capacitor from HP <sub>1</sub> to B <sub>1</sub> (RING). | | HP <sub>2</sub> | Capacitor | Connect High-pass filter capacitor from HP <sub>2</sub> to B <sub>2</sub> (RING). | | IREF | Resistor | Connection for reference resistor that programs loop detector threshold and DC feed current of both channels. | | NC | _ | No Connect. This pin is not internally connected. | | RSN <sub>1</sub> | Input | Receive Summing Node of channel 1. In the Active and Polarity Reversed states, the current (both AC and DC) between $A_1$ (TIP) and $B_1$ (RING) is equal to 500 times the current into this pin. The networks that program receive gain and two-wire impedance of channel 1 connect to this node. | | RSN <sub>2</sub> | Input | Receive Summing Node of channel 2. In the Active and Polarity Reversed states, the current (both AC and DC) between $A_2$ (TIP) and $B_2$ (RING) is equal to 500 times the current into this pin. The networks that program receive gain and two-wire impedance of channel 2 connect to this node. | | TMG <sub>1</sub> | Output | Thermal management of channel 1. External resistor connects from TMG <sub>1</sub> to VBAT to offload power from the SLIC device. | | TMG <sub>2</sub> | Output | Thermal management of channel 2. External resistor connects from TMG2 to VBAT to offload power from the SLIC device. | | VBAT | Battery | Battery supply and connection to substrate. | | VCC | Power | +5 V power supply. | | VTX <sub>1</sub> | Output | Transmit audio signal of channel 1. This output is a scaled version of the A and B metallic voltage. VTX also sources the two-wire input impedance programming network. | | VTX <sub>2</sub> | Output | Transmit audio signal of channel 2. This output is a scaled version of the A and B metallic voltage. VTX <sub>2</sub> also sources the two-wire input impedance programming network. | | Exposed Pad | Battery | The exposed thermal management pad must be in thermal contact with an exposed copper plate with an electrical potential of battery supply (VBAT pin). | # **ELECTRICAL CHARACTERISTICS** # **Absolute Maximum Ratings** Stresses greater than those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods can affect device reliability | Storage temperature | –55 to +150° C | |-------------------------------------------------------------------------------------------------------|---------------------------------| | V <sub>CC</sub> with respect to AGND | -0.4 to +7.0 V | | V <sub>BAT</sub> with respect to AGND | +0.4 to -61V | | BGND <sub>1</sub> , BGND <sub>2</sub> with respect to AGND | +3 to –3 V | | A <sub>1</sub> (TIP), A <sub>2</sub> (TIP), B <sub>1</sub> (RING), B <sub>2</sub> (RING) with respect | | | to BGND: | | | Continuous | V <sub>BAT</sub> to + 1 V | | 10 ms (F = 0.1 Hz) | –70 to +5 V | | 1 μs (F = 0.1 Hz) | –80 to +8 V | | 250 ns (F = 0.1 Hz) | –90 to +12 V | | Current from A <sub>1</sub> (TIP), A <sub>2</sub> (TIP), B <sub>1</sub> (RING), B <sub>2</sub> (RING) | ±150 mA | | DB <sub>1</sub> , DB <sub>2</sub> , and DAC inputs: | | | Voltage on ring-trip inputs | V <sub>BAT</sub> to 0 V | | Current into ring-trip inputs | ±10 mA | | C1 <sub>1</sub> , C2 <sub>1</sub> , C1 <sub>2</sub> , C2 <sub>2</sub> | | | Input Voltage | -0.4 to V <sub>CC</sub> + 0.4 V | | Maximum power dissipation, continuous: | | | T <sub>A</sub> = 70° C, No heat sink | | | In 32-pin PLCC package | 1.7 W | | In 44-pin eTQFP | (see note 1) | | Thermal Data (Junction to Ambient): | $\theta$ JA | | In 32-pin PLCC package | 43°C/W typ | | In 44-pin eTQFP package | (see note 2) | | Thermal Data (Junction to Case): | θJC | | In 32-pin PLCC package | 16°C/W typ | | In 44-pin eTQFP package | (see note 2) | | ESD Immunity (Human Body Model) | JESD22 Class 1C compliant | #### Notes: - Thermal limiting circuitry on the chip will shut down the circuit at a junction temperature of about 165°C. Continuous operation above 145°C junction temperature may degrade device reliability. - The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Refer to the Thermal Management for the Le5711 and Le5712 Dual SLIC Devices Application Note for details. ### Package Assembly The green package devices are assembled with enhanced, environmental compatible lead-free, halogen-free, and antimony-free materials. The leads possess a matte-tin plating which is compatible with conventional board assembly processes or newer lead-free board assembly processes. The peak soldering temperature should not exceed 245°C during printed circuit board assembly. Refer to IPC/JEDEC J-Std-020B Table 5-2 for the recommended solder reflow temperature profile. # Operating Ranges Zarlink guarantees the performance of this device over commercial (0 to 70° C) and industrial (-40 to 85°C) temperature ranges by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with section 4.6.2 of Bellcore GR-357-CORE Component Reliability Assurance Requirements for Telecommunications Equipment. | Ambient Temperature | -40° to 85°C | |-----------------------------------|--------------------------| | Vcc | 4.75 to 5.25 V | | V <sub>BAT</sub> | −39 to −58 V | | DB1, DB2, and DAC | V <sub>BAT</sub> to –2 V | | AGND | 0 V | | BGND1, BGND2 with respect to AGND | -100 to + 100 mV | | Load resistance on VTX to ground | 20 kΩ minimum | #### Note: The operating ranges define those limits between which the device operates and is guaranteed under the noted test conditions. # **SPECIFICATIONS** # **Transmission Performance** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |------------------------------------|----------------------------------|-----|-------------|-----|------|------| | 2-wire return loss | 200 Hz to 3.4 kHz (See Figure 5) | 26 | | | dB | 3, 5 | | Analog output (VTX) impedance | | | 3 | 20 | Ω | 3 | | Analog (VTX) output offset voltage | | -50 | | +50 | mV | | | Overload level, 2-wire | Active or Reverse Polarity state | 2.5 | | | Vpk | 2a | | Overload level | On hook | 1.1 | | | | 2b | | THD (Total Harmonia Distortion) | 0 dBm | | -64 | -50 | | | | THD (Total Harmonic Distortion) | +7 dBm | | <b>-</b> 55 | -40 | dB | 4 | | THD, On hook | 0dBm | | | -36 | | | # **Crosstalk Between Channels** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------------|------------------------------|-----|-----|-----|------|------| | Crosstalk coupling loss | F = 200 Hz to 3.4 kHz | | 80 | | dB | 3 | # **Longitudinal Capability** (See Figure 4, on page 13.) | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------------------------------|-----------------------------------|-----|----------------------|------|-------|------| | Longitudinal to metallic L-T, L-4 balance | 200 Hz to 3.4 kHz, 0° C to +70° C | 50 | | | dB | 3 | | Longitudinal signal generation 4-L | 200 Hz to 3.4 kHz | 40 | | | | | | Longitudinal current per pin (A or B) | Active state (off hook) | 8.5 | 20 | | mArms | 6 | | Longitudinal impedance at A or B | 0 to 100 Hz | | 25 | | Ω/pin | | | Idle Channel Noise | C-Message, $R_L$ = 600 $\Omega$ | | 7 | 12 | dBrnC | 3 | | Tale Orlainter Noise | Psophometric, 600 Ω | | 20 mArms<br>25 Ω/pin | dBmp | | | # **Insertion Loss** (See Figure 2 and Figure 3, on page 12.) | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |--------------------------------------------|----------------------------------------|----------------|-------|----------------|------|------| | Gain accuracy, 4-to-2-wire | 0 dBm, 1 kHz | -0.20 | 0 | +0.20 | | | | Gain accuracy, 2-to-4-wire and 4-to-4-wire | 0 dBm, 1 kHz | -9.74 | -9.54 | -9.34 | | | | Gain accuracy, 4-to-2-wire | On hook | -0.35 | | +0.35 | | | | Gain accuracy over frequency | 300 to 3.4 kHz<br>relative to 1 kHz | -0.15 | | +0.15 | dB | | | Gain tracking | +3 dBm to –55 dBm<br>relative to 0 dBm | -0.15 | | +0.15 | | 3 | | Gain tracking, On hook | 0 dBm to -37 dBm<br>+3 dBm to 0 dBm | -0.15<br>-0.35 | | +0.15<br>+0.35 | | 3 | # **Line Characteristics** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------|-------|-------------------|------|------| | I <sub>L</sub> , Short Loops, Active state | | 26.4 | 30 | 33.6 | | | | I <sub>L</sub> , Long Loops, Active state | $R_{LDC}$ = 1930 Ω, BAT = -42.75 V, $T_A$ = 25°C | 18 | 19 | | mA | | | I <sub>L</sub> , Accuracy, Standby state | $I_{L} = \left(\frac{ VBAT - 3V}{(R_{L} + 3.2 \text{ k})}\right), T_{A} = 25 \text{ °C}$ | 0.7I <sub>L</sub> | L | 1.3l <sub>L</sub> | 1117 | | | I <sub>L</sub> , Loop current, Disconnect state | R <sub>L</sub> = 0 | | | 100 | μA | | | VAB, Open Circuit voltage | V <sub>BAT</sub> = -48 V | +38.3 | +40.3 | | V | | # Power Supply Rejection Ratio at the Two-Wire Interface, Active Normal State | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------|-----------------------------------------------------------------|-----|-----|-----|------|------------| | Vcc | 50 Hz to 3.4 kHz<br>V <sub>RIPPLE</sub> = 100 mV <sub>RMS</sub> | 30 | 40 | | dB | Δ | | VBAT | 50 Hz to 3.4 kHz<br>V <sub>RIPPLE</sub> = 500 mV <sub>PP</sub> | 28 | 50 | | , ab | - <b>T</b> | # **Power Dissipation** | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |------------------------------------------------------|---------------------------------------------------|-----|------|------|------|------| | On hook, both channels, Standby state | | | 40 | 100 | | | | On hook, both channels, Active state | | | 380 | 540 | | | | Off hook, both channels, Active state | $R_L$ = 300 Ω, $R_{TMG}$ = 1600 Ω | | 1400 | 1700 | mW | | | One channel, Active state One channel, Standby state | R <sub>L</sub> = 300 Ω, R <sub>TMG</sub> = 1600 Ω | | 720 | 1050 | | | # **Supply Currents** | Description Test Conditions (See Note 1) | | Min | Тур | Max | Unit | Note | |------------------------------------------|---------------------------------------------|------------------------------|-----|------|------|------| | I <sub>CC</sub> , | Both channels, Standby state | Both channels, Standby state | | 4.0 | | | | On-hook V <sub>CC</sub> supply current | Both channels, Active state,<br>BAT = -48 V | | 9.0 | 12.0 | mA | | | 1 | Both channels, Standby state | | 0.5 | 1.5 | ША | | | On-hook V <sub>BAT</sub> supply current | Both channels, Active state,<br>BAT = -48 V | | 6.5 | 8.5 | | | # **RFI** Rejection (See Figure 6, on page 13.) | Description Test Conditions | | Min | Тур | Max | Unit | Note | |-----------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|------| | VTX1 or VTX2 | f = .01 to 100 MHz<br>HF gen output = 1.5 Vrms<br>$C_{AXi}$ = $C_{BXi}$ = 33 nF<br>$C_{AXi}$ = $C_{BXi}$ = 2.2 nF | | | 1 3 | mVrms | 3 | # **Logic Inputs** (Applies to $C1_1$ , $C1_2$ , $C2_1$ , and $C2_2$ .) | Description | Test Conditions | Min | Тур | Max | Unit | Note | |--------------------------------------|-----------------|------|-----|-----|------|------| | V <sub>IH</sub> , Input High voltage | | 2.0 | | | V | | | V <sub>IL</sub> , Input Low voltage | | | | 0.8 | ľ | | | I <sub>IH</sub> , Input High current | | -75 | | 40 | uА | | | I <sub>IL</sub> , Input Low current | | -400 | | | μΛ | | # **Logic Output** (Applies to $\overline{DET1}$ and $\overline{DET2}$ .) | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |---------------------------------------|------------------------------|-----|-----|------|------|----------| | V <sub>OL</sub> , Output Low voltage | I <sub>OUT</sub> = 0.3 mA | | | 0.40 | \/ | <u>'</u> | | V <sub>OH</sub> , Output High voltage | I <sub>OUT</sub> = -0.1 mA | 2.4 | | | V | | # **Ring-Trip Detector Input** (Applies to DAC, DB1, and DB2.) | Description | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |-------------------|------------------------------|---------------------|-----|-----|------|------| | Bias Current | | -500 | -50 | | nA | | | Common Mode Range | | V <sub>BAT</sub> +1 | | -2 | V | | # **Loop Detector** | Descriptio | n | Test Conditions (See Note 1) | Min | Тур | Max | Unit | Note | |--------------------|---------|------------------------------|-----|-----|------|------|------| | Off-hook threshold | Active | | 9 | | 11 | | | | On-hook threshold | Active | | 8.5 | | 10.5 | | | | Off-hook threshold | Standby | | 4 | | 6 | mA | | | On-hook threshold | Standby | | 3.8 | | 5.8 | | | | Hysteresis | | | 0 | | 2 | | | #### Notes: - 1. Unless otherwise noted, the test conditions are set up by the Le5711 device test circuit as illustrated in Figure 7, on page 14. - 2. a. Overload level is defined as THD = 1%. - b. Overload level is defined when THD = 1.5%. - 3. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests. - 4. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization. - Group delay can be greatly reduced by using a Z<sub>T</sub> network such as that shown in Figure 5. The network reduces the group delay to less than 2 μs and increases 2WRL. The effect of group delay on linecard performance also may be compensated by synthesizing complex impedance with the QLSLAC™ device. - 6. Minimum current level guaranteed not to cause a false loop detect. # **SLIC Device Decoding** (For i, Channel = 1 or 2) | State | C2 <sub>i</sub> | C1 <sub>i</sub> | Two-Wire Status | DETx output | |-------|-----------------|-----------------|-------------------------------------------|--------------------| | 0 | 0 | 0 | Disconnect | Ring-Trip Detector | | 1 | 0 | 1 | Active | Loop Detector | | 2 | 1 | 1 | Polarity Reversed (Le57D111 devices only) | Loop Detector | | 3 | 1 | 0 | Standby | Loop Detector | # **User-Programmable Components** | Equation | Description | |-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Z_{Ti} = 166.7(Z_{2WIN} - 2R_F)$ | $Z_{\text{Ti}}^{\star}$ is connected between the VTX and RSN pins. The fuse resistors are R <sub>F</sub> , and $Z_{2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_{\text{Ti}}$ , the internal current amplifier pole and any external stray capacitance between VTX and RSN must be taken into account. | | $Z_{RXi} = \frac{Z_L}{G_{42L}} \bullet \frac{500Z_T}{Z_T + 166.7(Z_L + 2R_F)}$ | ${Z_{RXi}}^{\star}$ is connected from VRX to RSN. ${Z_{Ti}}$ is defined above, and ${G_{42L}}$ is the desired receive gain. | | $R_{REF} = \frac{450}{I_{LOOP}}$ $C_{DC} = 1.5 \ \mu F$ | I <sub>LOOP</sub> is the desired loop current in the constant-current region. Loop detect threshold is typically 1/3 of programmed Loop current. | | $C_{CAS} = \frac{1}{170 \text{ k}\Omega \cdot 2\pi \cdot f_{c}}$ | $C_{\text{CAS}}$ is the regulator filter capacitor and $f_{\text{c}}$ is the desired filter cut-off frequency. | | $I_{STANDBY} = \frac{ V_{BAT} - 3 V}{3200 \Omega + R_{L}}$ | Standby loop current (resistive region). | | Thermal Management Equations (Active, and Reverse Polarity state | es for one channel) | | $R_{TMG} \ge \frac{\left V_{BATMAX}\right - 6 V - I_{LMIN}(2R_F + R_{LMIN})}{I_{LMIN}} - 40 \Omega$ | R <sub>TMG</sub> is connected from TMG to VBAT and limits power within the SLIC device in Active and Off-Hook states. | | $P_{RTMG} = \frac{( V_{BAT} - 6 \ V - [I_L \bullet (R_L + 2R_F)])^2}{(R_{TMG} + 40 \ \Omega)^2} \bullet R_{TMG}$ | Power dissipated in the TMG resistor, R <sub>TMG</sub> , during Active and Off-Hook states. | | $P_{SLIC} = V_{BAT} \bullet I_{L} - P_{RTMG} - R_{L}(I_{L})^{2} + 0.12 W$ | Power dissipated per channel in the SLIC device while in Active state. | ### Note: <sup>\* &</sup>quot;i" denotes channel number # **DC Feed Characteristics** # Load Line (Typical) Switch-hook Threshold: $I_{SWTH} = \frac{150}{R_{REF}}$ $R_{REF} = 15 k$ ### Regions: 1. Constant current region: $$V_{AB1} = I_L R_L' = \frac{(450)}{R_{REF}} R_L'$$ , where $R_L' = R_L + 2R_F$ 2a. Battery-independent anti-sat (Off-hook): $$V_{AB2a} = 43.6 \text{ V} - I_{L}303 \Omega$$ 2b. Battery-independent anti-sat (On-hook): $$V_{AB2b} = V_{AB2a} - 3.5 V$$ 3a. Battery tracking anti-sat (Off-hook): $$V_{AB3a} = |V_{BAT}| - 1.8 \text{ V} - I_L 111 \Omega$$ 3b. Battery tracking anti-sat (On-hook): $$V_{AB3b} = V_{AB3a} - 0.33 \cdot |V_{BAT}| + 10.8$$ Figure 1. Feed Programming # **Test Circuits** Figure 2. Two-to-Four Wire Insertion Loss Figure 3. Four-to-Two Wire Insertion Loss and Balance Return Signals ### Figure 4. Longitudinal Balance Figure 5. Two-Wire Return Loss Test Circuit Figure 6. RFI Test Circuit Figure 7. Le5711 Test Circuit $R_L$ , $R_{LAC}=600~\Omega$ $I_{LOOP} = 30 \text{ mA}$ BAT = -52 V # **APPLICATION CIRCUIT** # **LINE CARD PARTS LIST** The following list defines the parts and part values required to meet target specification limits for channel i of the line card (i = 1,2). | Item | Quantity | Туре | Value | Tol. | Rating | Comments | Note | |------------------------------------------------------------------------------|----------|------------------------|---------|------|--------|----------|------| | C <sub>AX1</sub> , C <sub>BX1</sub> ,<br>C <sub>AX2</sub> , C <sub>BX2</sub> | 4 | Capacitor (X7R) | 22 nF | 20% | 100 V | | | | C <sub>HP1</sub> , C <sub>HP2</sub> ,<br>C <sub>P</sub> | 3 | Capacitor (X7R) | 100 nF | 20% | 100 V | | | | C <sub>TH</sub> | | Capacitor (X7R) | 100 nF | 20% | 50 V | | 1 | | C <sub>RT1</sub> , C <sub>RT2</sub> | 2 | Capacitor (X7R) | 47 nF | 20% | 50 V | | | | C <sub>DC1</sub> , C <sub>DC2</sub> | 2 | Capacitor (X7R) | 1.5 µF | 20% | 5 V | | | | C <sub>TX1</sub> , C <sub>TX2</sub> | 2 | Capacitor (X7R) | 0.01 µF | 20% | 5 V | | | | C <sub>RSN1</sub> , C <sub>RSN2</sub> | 2 | Capacitor (X7R) | 0.1 μF | 20% | 5 V | | | | R <sub>F1A</sub> , R <sub>F1B,</sub><br>R <sub>F2A</sub> , R <sub>F2B</sub> | 2 | PTC or Fusible | 50 Ω | | | | | | R <sub>REF</sub> | 1 | SMT | 15 kΩ | 1% | 1/10 W | | | | R <sub>T1</sub> , R <sub>T2</sub> | 2 | SMT | 83.3 kΩ | 1% | 1/10 W | | | | R <sub>RX1</sub> , R <sub>RX2</sub> | 2 | SMT | 124 kΩ | 1% | 1/10 W | | | | R <sub>HP1</sub> , R <sub>HP2</sub> | 2 | SMT | 15 kΩ | 1% | 1/10 W | | | | D <sub>VBH</sub> | 1 | MURS 120 (D0-41) DIODE | | | | | | | R <sub>R1</sub> , R <sub>R2</sub> | 2 | SMT | 400 Ω | 5 Ω | 1 W | | | | U2 | 1 | TISP6NTP2A | | | | | | | R <sub>SR2</sub> , R <sub>SR4</sub> | 2 | SMT | 2 ΜΩ | 1% | 1/10 W | | | | R <sub>SR1</sub> , R <sub>SR3</sub> | 2 | SMT | 1.82 MΩ | 1% | 1/10 W | | | | U1 | 1 | Le5711 device | | | | | | | R <sub>TMG1</sub> R <sub>TMG2</sub> | 2 | SMT | 1.8 kΩ | 5% | 1 W | | 2 | | C <sub>CAS</sub> | 1 | Capacitor (X7R) | 330 nF | 20% | 100 V | | | | R <sub>TH1</sub> | * | SMT | 1 ΜΩ | 1% | 1/10 W | | | | R <sub>TH2</sub> | * | SMT | 909 kΩ | 1% | 1/10 W | | | | R <sub>DAC</sub> | * | SMT | 20 MΩ | 5% | 1/10 W | | | | Q <sub>1</sub> | * | NPN | BC639 | | 50 V | | | #### Note: - 1. \* Shared between four DualSLIC device packages - 2. Refer to the Thermal Management for the Le5711 and Le5712 Dual Devices Application Note for particular conditions. 0.530/0.490 # PHYSICAL DIMENSIONS # 32-Pin PLCC #### NOTES: | 32-Pin PLCC | | | | | | | | | |-------------|----------------|-----------|--------|--|--|--|--|--| | JEDEC # N | JEDEC # MS-016 | | | | | | | | | Symbol | Min | Nom | Max | | | | | | | Α | 0.125 | | 0.140 | | | | | | | A1 | 0.075 | 0.090 | 0.095 | | | | | | | D | 0.485 | 0.490 | 0.495 | | | | | | | D1 | 0.447 | 0.450 | 0.453 | | | | | | | D2 | | 0.205 REF | | | | | | | | E | 0.585 | 0.590 | 0.595 | | | | | | | E1 | 0.547 | 0.550 | 0.553 | | | | | | | E2 | 0.255 REF | | | | | | | | | θ | 0 deg | | 10 deg | | | | | | Dimensioning and tolerancing conform to ASME Y14,5M-1994. To be measured at seating plan - C - contact point. Dimensions "D1" and "E1" do not include mold protrusion. Allowable mold protrusion is 0.010 inch per side. Dimensions "D" and "E" include mold mismatch and determined at the parting line; that is "D1" and "E1" are measured at the extreme material condition at the upper or lower parting line. Exact shape of this feature is optional. Details of pin 1 identifier are optional but must be located within the zone indicated. - 6 Sum of DAM bar protrusions to be 0.007 max per lead. - Controlling dimension: Inch. - Reference document: JEDEC MS-016 ### 32-Pin PLCC #### Note: Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing. # 44-Pin eTQFP | Symbol | Min | Nom | Max | | | |--------|----------------------------|---------|--------|--|--| | Α | - | - | 1.20 | | | | A1 | 0.05 | - | 0.15 | | | | A2 | 0.95 | 1.00 | 1.05 | | | | D | | | | | | | D1 | 10 BSC<br>12 BSC<br>10 BSC | | | | | | Е | | | | | | | E1 | | | | | | | R2 | 0.08 | | 0.20 | | | | R1 | 0.08 | - | 1 | | | | Φ | 0 deg | 3.5 deg | 7 deg | | | | θ1 | 0 deg | · | | | | | θ2 | 11 deg | 12 deg | 13 deg | | | | Ө 3 | 11 deg | 12 deg | 13 deg | | | | | | | | | | | Symbol | Min | Nom | Max | | | |--------|------|----------|------|--|--| | С | 0.09 | - | 0.20 | | | | Ĺ | 0.45 | 0.60 | 0.75 | | | | L1 | | 1.00 REF | | | | | S | 0.20 | - | - | | | | b | 0.17 | 0.20 | 0.27 | | | | е | | 0.80 BSC | | | | | D2 | | 8.00 | | | | | E2 | | 8.00 | | | | | aaa | _ | 0.20 | | | | | bbb | | 0.20 | | | | | CCC | 0.10 | | | | | | ddd | 0.20 | | | | | | N | 44 | | | | | #### Notes: - Controlling dimension in millimeter unless otherwise specified. Dimensions "D1" and "E1" do not include mold protrusion. Allowable protrusion is 0.25mm per side. "D1" and "E1" are maximum plastic body size dimensions including mold mismatch. - Dimension "b" does not include Dambar protrusion. Allowable Dambar protrusion shall not cause the lead width to exceed the maximum "b" dimension by more than 0.08mm. - Dambar can not be located on the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07mm for 0.4mm and 0.5mm pitch packages. - Square dotted line is E-Pad outline. - "N" is the total number of terminals ### 44-Pin eTQFP #### Note: Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing. # **REVISION HISTORY** # **Revision A1 to B1** - Added green package OPNs to <u>Ordering Information</u>, on page 1 - Added Package Assembly, on page 6 # **Revision B1 to C1** - Removed non-green OPNs from <u>Ordering Information</u>, on page 1. - Removed Le57D113JC and Le57D113DJC from Ordering Information, on page 1. ### **Revision C1 to D1** Removed Le57D113BTC from <u>Ordering Information</u>, on page 1. # **Revision D1 to D2** · Added new headers/footers due to Zarlink purchase of Legerity on August 3, 2007 # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in an I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips. Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc. TECHNICAL DOCUMENTATION - NOT FOR RESALE