



# OKI Semiconductor ML22808/ML22804/ML22802-XXX ML22P808/ML22P804/ML22P802

OKI ADPCM Algorithm-Based Speech Synthesis LSI

This document contains minimum specifications. For full specifications, please contact your nearest OKI office or representative.

# **GENERAL DESCRIPTION**

The ML22808/ML22804/ML22802-xxx are speech synthesis LSI devices that have P2ROM for storing voice data. The voice output component has an ADPCM2 decoder to enable high speech quality, a D/A converter, and a low-pass filter.

It is easy to configure a speech synthesizer by connecting a power amplifier and a CPU externally.

The ML22808/ML22804/ML22802-xxx allow selection of a playback method from among the 8-bit PCM, non-linear 8-bit PCM, 16-bit PCM, and 4-bit ADPCM2 algorithms and enable volume control.

The ML22808/ML22804/ML22802-xxx, supported by the ROM codes, are the products in which written speech data is included.

The ML22P808/ML22P804/ML22P802 are OTP products in which speech data can be easily written by the user using a dedicated writer. These devices are suitable for applications in developing products, manufacturing of a wide variety of products in small quantities, and requiring quick turn around.

• Capacity of the internal memory device and the maximum vocal reproduction time (when 4-bit OKI ADPCM2 algorithm used)

| Product name         | ROM capacity | Maximum                     | vocal reproduction          | time (sec)                |
|----------------------|--------------|-----------------------------|-----------------------------|---------------------------|
| Floduct flame        | ROW capacity | $F_{SAM} = 4.0 \text{ kHz}$ | $F_{SAM} = 8.0 \text{ kHz}$ | F <sub>SAM</sub> = 16 kHz |
| ML22808-XXX/ML22P808 | 8 Mbits      | 524                         | 262                         | 131                       |
| ML22804-XXX/ML22P804 | 4 Mbits      | 262                         | 131                         | 65                        |
| ML22802-XXX/ML22P802 | 2 Mbits      | 131                         | 65                          | 32                        |

• Speech synthesis method:

hethod: An algorithm can be specified for each phrase from among the following: 4-bit OKI ADPCM2

- 8-bit Nonlinear PCM 8-bit PCM/16-bit PCM
- Sampling frequency: An fsam value can be specified fro each phrase.
  - 4.0/8.0/16.0 kHz, 5.3/10.7 kHz, 6.4/12.8 kHz
- Built-in low-pass filter and 12-bit D/A converter
- CPU command interface: 3-wired serial / clock synchronous
- Maximum number of phrases: 256 phrases, from 00h to FFh (per bank)
- Memory bank switching: Enabled between bank 1 and bank 4 using the SEL0 and SEL1 pins
- Memory bank selecting: Selectable between bank 1 and bank 4 by setting the SEL0 and SEL1 pins (Other than ML22802/ML22P802)

Selectable between bank1 and bank 2 (ML22802/ML22P802)

- Volume control: Can be adjusted in 16 levels or set to OFF
- Repeat function: LOOP command
- Source oscillation frequency: 4.096 MHz
- Power supply voltage: 2.7 to 3.6 V
- Operating temperature range:  $20 \text{ to } +85^{\circ}\text{C}$
- Package: 30-pin plastic SSOP (SSOP30-P-56-0.65-K)
  - Product name: ML22P808MB, ML22P804MB, ML22P802MB
    - ML22808-xxxMB, ML22804-xxxMB, ML22802-xxxMB
      - (xxx indicates a ROM code number)

| Item                        | ML2216                       | ML2280X                      |  |
|-----------------------------|------------------------------|------------------------------|--|
| CPU interface               | Serial                       | Serial                       |  |
|                             | 4-bit ADPCM2                 | 4-bit ADPCM2                 |  |
| Dlavback method             | 8-bit straight PCM           | 8-bit straight PCM           |  |
| Playback method             | 8-bit non-linear PCM         | 8-bit non-linear PCM         |  |
|                             | 16-bit straight PCM          | 16-bit straight PCM          |  |
| Maximum number of phrases   | 256                          | 256 up to 1024 (per bank)    |  |
|                             | 4.0/5.3/6.4/                 | 4.0/5.3/6.4/                 |  |
| Sampling frequency (kHz)    | 8.0/10.7/12.8                | 8.0/10.7/12.8                |  |
|                             | 16.0                         | 16.0                         |  |
| Cleak fragueneu             | 4.096 MHz (has a crystal     | 4.096 MHz (has a crystal     |  |
| Clock frequency             | oscillator circuit built-in) | oscillator circuit built-in) |  |
| D/A converter               | Current-type 12-bit          | Current-type 12-bit          |  |
| Low-pass filter             | 3D comb filter               | 3D comb filter               |  |
| Creaker driving expelifier  | Built-in type;               | Ne                           |  |
| Speaker driving amplifier   | 0.3W (at 8Ω, VDD=5V)         | No                           |  |
| Edit ROM                    | Yes                          | Yes                          |  |
| Volume control              | 16 levels                    | 16 levels                    |  |
| Silence insertion           | Yes                          | Yes                          |  |
| Silence insertion           | 20 to 1024 ms (4 ms steps)   | 20 to 1024 ms (4 ms steps)   |  |
| Repeat function             | Yes                          | Yes                          |  |
| Interval at which a seam is |                              |                              |  |
| silent during continuous    | No                           | No                           |  |
| playback (*1)               |                              |                              |  |
| Memory bank switching       | No                           | Yes                          |  |
| Package                     | 44-pin QFP                   | 30-pin SSOP                  |  |

The table below summarizes the differences between the ML2216 and the ML2280X

\*1: Continuous playback as shown below is possible.



No silence interval

## **BLOCK DIAGRAM**

ML22808/ML22804/ML22P808/ML22P804:



#### ML22802/ML22P802:



#### **PIN CONFIGURATION (TOP VIEW)**

ML22808/ML22804/ML22P808/ML22P804:



NC: No Connection

**30-Pin Plastic SSOP** 

ML22802/ML22P802:



NC: No Connection

**30-Pin Plastic SSOP** 

# PIN DESCRIPTION

| Pin          | Symbol         | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|----------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | ХТ             | I           | Connects to a crystal or a ceramic resonator.<br>A feedback resistor of around 1 M $\Omega$ is built in between this XT pin and $\overline{\text{XT}}$ pin. When using an external clock, input the clock from this pin.<br>If a crystal or a ceramic resonator is used, connect it as close to the LSI as possible.                                                                                                            |
| 2            | XT             | 0           | Connects to a crystal or a ceramic resonator.<br>When using an external clock, leave this pin open.<br>If a crystal or a ceramic resonator is used, connect it as close to the LSI<br>as possible                                                                                                                                                                                                                               |
| 3            | TEST0          | I           | Input pin for testing. Tie this pin at a "L" level (DGND level).                                                                                                                                                                                                                                                                                                                                                                |
| 4            | TEST1          | I           | Input pin for testing. Tie this pin at a "L" level (DGND level).                                                                                                                                                                                                                                                                                                                                                                |
| 5            | DGND           | _           | Digital ground pin.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6            | DIPH           | I           | Pin for choosing between rising edges and falling edges as to the edges<br>of the SCK pulses used for shifting serial data input to the DI pin into the<br>inside of the LSI. When this pin is at a "L" level, DI input data is shifted<br>into the LSI on the rising edges of the SCK clock pulses; when this pin is<br>at a "H" level, DI input data is shifted into the LSI on the falling edges of<br>the SCK clock pulses. |
| 7<br>(SEL)   | SEL0           | I           | Memory bank selecting pin. Enabled when memory bank selecting is specified at the time the PUP1 or PUP2 command is input. Do not change during speech playback (when the $\overline{\text{BUSY}}$ pin is at "L")                                                                                                                                                                                                                |
| 8<br>(TEST2) | SEL1           | I           | ML22808/ML22804/ML22P808/ML22P804:<br>Memory bank selecting pin. Enabled when memory bank selecting is<br>specified at the time the PUP1 or PUP2 command is input. Do not<br>change during speech playback (when the BUSY pin is at "L")<br>ML22802/ML22P802:<br>Input pin for testing. Tie this pin at "L" (DGND level).                                                                                                       |
| 9            | CS             | I           | Chip select input pin.<br>A "L" level on this pin enables the serial interface.                                                                                                                                                                                                                                                                                                                                                 |
| 10           | SCK            | I           | Serial clock input pin.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11           | DI             | I           | Serial data input pin.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12           | BUSY           | ο           | Pin that outputs a signal that indicates the phrase playback status.<br>If the LSI is playing a phrase, this pin outputs a "L" level.<br>If the LSI is in a standby state, this pin outputs a "H" level.                                                                                                                                                                                                                        |
| 13           | NCR            | 0           | Pin that outputs a signal that indicates whether command input is<br>enabled or disabled.<br>If command input is enabled, this pin outputs a "H" level.<br>If command input is disabled, this pin outputs a "L" level.                                                                                                                                                                                                          |
| 14           | RESET          | I           | During a reset input, the entire circuit is stopped and enters a power<br>down state.<br>Upon power-on, input a "L" level to this pin. Put this pin into a "H" level                                                                                                                                                                                                                                                            |
|              |                |             | after the power supply voltage is stabilized.                                                                                                                                                                                                                                                                                                                                                                                   |
| 18           | TESTO0         | 0           | after the power supply voltage is stabilized.<br>Output pin for testing. Leave this pin open.                                                                                                                                                                                                                                                                                                                                   |
| 18<br>19,24  | TESTO0<br>PGND | 0<br>—      |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |                | 0<br>—<br>— | Output pin for testing. Leave this pin open.                                                                                                                                                                                                                                                                                                                                                                                    |

| Pin | Symbol           | Туре | Description                                                                                          |
|-----|------------------|------|------------------------------------------------------------------------------------------------------|
| 25  | V <sub>PP</sub>  | I    | VPP power supply pin used for writing data to the internal P2ROM.<br>Tie this pin at the DGND level. |
| 26  | AGND             | _    | Analog ground pin.                                                                                   |
| 28  | AOUT             | 0    | Playback signal output pin.                                                                          |
| 29  | AV <sub>DD</sub> | _    | Analog power supply pin. Connect a capacitor of 0.1 $\mu\text{F}$ or more between this pin and PGND. |
| 30  | DV <sub>DD</sub> | _    | Digital power supply pin. Connect a capacitor of 0.1 $\mu$ F or more between this pin and PGND.      |

Note:

The pin names in the parentheses are applied to ML22802/ML22P802.

|                                 |                   |                                  | (DGND = PGN                   | D = AGND = 0 V |
|---------------------------------|-------------------|----------------------------------|-------------------------------|----------------|
| Parameter                       | Symbol            | Condition                        | Rating                        | Unit           |
| Digital power supply voltage    | $DV_{DD},PV_{DD}$ | Ta = 25°C                        | -0.3 to +5.0                  | V              |
| Analog power supply<br>voltage  | AV <sub>DD</sub>  | Ta = 25 C                        | -0.3 to +5.0                  | V              |
| Input voltage                   | V <sub>IN</sub>   | Ta = 25°C<br>When a JEDEC2-layer | –0.3 to DV <sub>DD</sub> +0.3 | V              |
| Power dissipation               | P <sub>D</sub>    | board is mounted                 | 1.3                           | W              |
| Output short-circuit<br>current | I <sub>SC</sub>   | _                                | 10                            | mA             |
| Storage temperature             | T <sub>STG</sub>  | _                                | –55 to +150                   | °C             |

## ABSOLUTE MAXIMUM RATINGS

# **RECOMMENDED OPERATING CONDITIONS**

|                                         |                        |   |      | (DGND =    | = PGND | = AGND = 0 V) |
|-----------------------------------------|------------------------|---|------|------------|--------|---------------|
| Parameter                               | Symbol Condition Range |   |      |            |        | Unit          |
| Digital power supply voltage            | $DV_{DD},PV_{DD}$      | _ |      | 2.7 to 3.6 | V      |               |
| Analog power supply voltage             | AV <sub>DD</sub>       |   |      | 2.7 to 3.6 | V      |               |
| Operating temperature                   | T <sub>OP</sub>        |   |      | -20 to +8  | °C     |               |
| Monton ala ali fragmanan                | 4                      |   | Min. | Тур.       | Max.   | N411-         |
| Master clock frequency                  | t <sub>osc</sub>       | — | 3.5  | 4.096      | 4.5    | MHz           |
| External crystal oscillator capacitance | Cd, Cg                 |   | 15   | 30         | 45     | pF            |

## **ELECTRICAL CHARACTERISTICS**

## **DC Characteristics**

| $DV_{DD} = PV_{DD} = AV_{DD} = 2.7$ to 3.6 V, DGND = PGND = AGND = 0 V, Ta = -20 to +85°C |                  |                                                |                      |      |                      |      |
|-------------------------------------------------------------------------------------------|------------------|------------------------------------------------|----------------------|------|----------------------|------|
| Parameter                                                                                 | Symbol           | Condition                                      | Min.                 | Тур. | Max.                 | Unit |
| "H" input voltage                                                                         | Vih              |                                                | $0.86 \times V_{DD}$ |      | —                    | V    |
| "L" input voltage                                                                         | VIL              | Ι                                              | —                    |      | $0.14 \times V_{DD}$ | V    |
| "H" output current 1                                                                      | V <sub>OH1</sub> | $I_{OH} = -1 \text{ mA}$                       | $V_{DD} - 0.4$       |      | —                    | V    |
| "H" output current 2 (*1)                                                                 | V <sub>OH2</sub> | I <sub>OH</sub> = −100 μA                      | $V_{DD} - 0.4$       |      | —                    | V    |
| "L" output current 1                                                                      | V <sub>OL1</sub> | $I_{OL} = 2 \text{ mA}$                        | _                    |      | 0.4                  | V    |
| "L" output current 2 (*1)                                                                 | V <sub>OL2</sub> | I <sub>OL</sub> = 100 μA                       | _                    |      | 0.4                  | V    |
| "H" input current 1                                                                       | I <sub>IH1</sub> | $V_{IH} = DV_{DD}$                             | —                    |      | 10                   | μA   |
| "H" input current 2 (*2)                                                                  | I <sub>IH2</sub> | $V_{IH} = DV_{DD}$                             | 0.3                  | 2.0  | 15                   | μA   |
| "L" input current 1                                                                       | I <sub>IL1</sub> | $V_{IL} = DGND$                                | -10                  |      | _                    | μA   |
| "L" input current 2 (*2)                                                                  | I <sub>IL2</sub> | V <sub>IL</sub> = DGND                         | -15                  | -2.0 | -0.3                 | μA   |
| "H" output leakage<br>current (*3)                                                        | I <sub>LOH</sub> | $V_{\text{IH}} = DV_{DD}$                      | —                    |      | 10                   | μA   |
| "L" output leakage<br>_current (*3)                                                       | I <sub>LOL</sub> | V <sub>IL</sub> = DGND                         | -10                  |      | —                    | μA   |
| Supply current during<br>playback                                                         | I <sub>DD</sub>  | f <sub>OSC</sub> = 4.096 MHz<br>No output load | _                    | _    | 10                   | mA   |
| Power-down supply<br>current                                                              | I <sub>DDS</sub> | Ta = -20 to +85°C                              | —                    | 1    | 20                   | μA   |

Note: The input voltages and input currents apply to all the input pins except the XT pin.

The output voltages apply to all the output pins except the AOUT pin.

\*1: Applies to the  $\overline{\text{XT}}$  pin.

\*2: Applies to the XT pin.

\*3: Applies to the TESTO0 and TESTO1 pins.

## **Analog Section Characteristics**

| $DV_{DD} = PV_{DD} = AV_{DD} = 2.7$ to 3.6 V, DGN | ID = PGND = AGND = 0 V, Ta = -20 to +85°C |
|---------------------------------------------------|-------------------------------------------|
|---------------------------------------------------|-------------------------------------------|

| Parameter                   | Symbol           | Condition                  | Min.                         | Тур. | Max.                         | Unit |
|-----------------------------|------------------|----------------------------|------------------------------|------|------------------------------|------|
| AOUT output load resistance | R <sub>LAO</sub> | During silence<br>playback | 5                            |      | _                            | kΩ   |
| AOUT output voltage range   | VAOUT            | No output load             | $0.07 \times AV_{\text{DD}}$ |      | $0.64 \times AV_{\text{DD}}$ | V    |

## FUNCTIONAL DESCRIPTION

#### Serial CPU Interface

Command data can be input through the DI pin by signals input through the  $\overline{\text{CS}}$  and SCK pins.

Setting the  $\overline{CS}$  pin to a "L" level enables the serial CPU interface.

After the  $\overline{CS}$  pin is set to a "L" level, the command data, which is synchronized with the SCK clock signal, is input through the DI pin from the MSB. The command data input through the DI pin is shifted into the LSI on the rising or falling edges of the SCK clock pulses and the command is executed by the rising or falling edge of the eighth pulse of the SCK clock.

Choosing between rising edges and falling edges of the clock pulses input through the SCK pin is determined by the signal input through the DIPH pin:

- When the DIPH pin is at a "L" level, the data input through the DI pin is shifted into the LSI on the rising edges of the SCK clock pulses.
- When the DIPH pin is at a "H" level, the data input through the DI pin is shifted into the LSI on the falling edges of the SCK clock pulses.

It is possible to input command data in the LSI even by holding the  $\overline{CS}$  pin continuously at a "L" level. However, if unexpected pulses caused by noise are induced through the SCK pin, SCK clock pulses are incorrectly counted. As a result, command data cannot be input correctly. Setting the  $\overline{CS}$  pin to a "H" level returns the count of the SCK clock pulses to the initial state.

#### **Command List**

Each command is configured in 1-byte (8-bit) units. Each of the PLAY and MUON command forms one command by two bytes each.

| Command | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description                                                                                                                            |
|---------|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------|
| PUP1    | 0  | 0  | 0  | 0  |    |    | S1 | S0 | Instantly shifts the device currently powered down to a command wait state.                                                            |
| PUP2    | 0  | 0  | 0  | 1  | _  | _  | S1 | S0 | Suppresses pop noise and shifts the device currently powered down to a command wait state.                                             |
| PDWN1   | 0  | 0  | 1  | 0  |    | _  | —  |    | Instantly shifts the device from a command wait state to a power down state.                                                           |
| PDWN2   | 0  | 0  | 1  | 1  | _  |    |    | —  | Suppresses pop noise and shifts the device<br>from a command wait state to a power down<br>state.                                      |
|         | 0  | 1  | 0  | 0  | _  |    |    | _  | Phrase-specified playback start command.                                                                                               |
| PLAY    | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | Use the data of the 2nd byte to specify a phrase number.                                                                               |
| STOP    | 0  | 1  | 1  | 0  |    | _  | _  | _  | Playback stop command.                                                                                                                 |
|         | 0  | 1  | 1  | 1  | _  |    |    |    | Inserts silence.                                                                                                                       |
| MUON    | M7 | M6 | M5 | M4 | М3 | M2 | M1 | MO | Use the data of the 2nd byte to specify the length of silence.                                                                         |
| SLOOP   | 1  | 0  | 0  | 0  | _  |    | _  |    | Command for setting the repeat playback mode.<br>Enabled during playback.                                                              |
| CLOOP   | 1  | 0  | 0  | 1  |    |    |    |    | Command for releasing the repeat playback<br>mode.<br>If the STOP command is input, repeat playback<br>mode is released automatically. |
| VOL     | 1  | 0  | 1  | 0  | V3 | V2 | V1 | V0 | Volume setting command.                                                                                                                |

S1, S0 : Number of memory banks (\*)

F7–F0 : Phrase address

M7–M0 : Length of silence period

V3–V0 : Sound volume

\* S0 is fixed to "0" for ML22802/ML22P802.

#### **Power Down Function**

This LSI has the power down function. When in a power down state, all the circuits including the oscillator circuit stop operating, thus minimizing the supply current. When supplying an external clock to the XT pin, tie the pin at a "L" level during power down.

The figure below shows a equivalent circuit to an oscillator circuit.



#### The Initial Status at Reset Input and the Status at Power Down of Output Pins

The status of relative output pins at reset input and power down is shown below.

| Digital<br>output pin | State     | Analog<br>output pin | State     |
|-----------------------|-----------|----------------------|-----------|
| NCR                   | "H" level | AOUT                 | GND level |
| BUSY                  | "H" level |                      |           |

#### Voice Synthesis Algorithm

The ML22804/ML22808-xxx contain four algorithm types to match the characteristic of playback voice: 4-bit ADPCM2 algorithm, 8-bit straight ADPCM2 algorithm, 8-bit non-linear PCM algorithm, and 16-bit straight PCM algorithm.

Key feature of each algorithm is described in the table below.

| Voice synthesis algorithm | Applied waveform      | Feature                                                                                             |
|---------------------------|-----------------------|-----------------------------------------------------------------------------------------------------|
| OKI 4-bit ADPCM2          | Normal voice waveform | OKI's specific speech synthesis algorithm of improved waveform follow-up with improved 4-bit ADPCM. |
| OKI 8-bit Nonlinear       | High-frequency        | Algorithm, which plays back mid-range of waveform as 10-bit                                         |
| PCM                       | components inclusive  | equivalent voice quality.                                                                           |
| 8-bit PCM                 | sound effect etc.     | Normal 8-bit PCM algorithm                                                                          |
| 16-bit PCM                | Sound enect etc.      | Normal 16-bit PCM algorithm                                                                         |

#### **Playback Time and Memory Capacity**

The playback time depends upon the memory capacity, sampling frequency, and playback method. The equation showing the relationship is given below. The equation below gives the playback time when the edit ROM function is not used.

(Bit length is 2 bits for 2-bit ADPCM2; 4 bits for 4-bit ADPCM2; 8 bits for PCM.)

Example:

Let the sampling frequency be 16 kHz and 4-bit ADPCM2 algorithm. Then the playback time is approx. 65 seconds, as shown below.

Playback time =  $\frac{1.024 \times (4096 - 16) \text{ (Kbit)}}{16 \text{ (kHz)} \times 4 \text{ (bit)}} \cong 65 \text{ (sec)}$ 

#### **Edit ROM Function**

The edit ROM function makes it possible to play back multiple phrases in succession. The following functions are set using the edit ROM function:

Continuous playback: There is no limit to the number of times a continuous playback can be specified. It depends on the memory capacity only.
Silence insertion function: 20 to 1024 ms

Using the edit ROM function enables an effective use of the memory capacity of voice ROM.

#### **Memory Bank Selecting Function**

Using the memory bank selecting function, the internal ROM area in the ML22808/ML22804/ML22P808/ ML22P804 can be divided into up to four areas. If four banks are used, up to 1024 phrases can be played back since each bank is capable of up to 256 phrases. Using the memory bank selecting function, the internal ROM area in the ML122802/ML22P802 can be divided into up to two areas. If two banks are used, up to 512 phrases can be played back because each bank is capable of up to 256 phrases. Using this function, it is possible to put together multiple ROM codes into one code.

In the case of the ML22808/ML22804/ML22P808/ML22P804, the memory is used by setting the SEL1 and SEL0 pins and in the case of the ML22802/ML22P802, the memory is used by setting the SEL pin, as shown in the tables below. In addition, when playing phrases, it is necessary to specify the number of memory banks by PUP1 or PUP2.

## **APPLICATION CIRCUITS**

• ML22808/ML22804/ML22P808/ML22P804



• ML22802/ML22P802



## PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact OKI's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

-

## ML22808/ML22804/ML22802-XXX

# **REVISION HISTORY**

|                    |               | Page     |                   |                                                                               |
|--------------------|---------------|----------|-------------------|-------------------------------------------------------------------------------|
| Document No        | Date          | Previous | Current           | Description                                                                   |
|                    |               | Edition  | Edition           |                                                                               |
| FEDL2280XDIGEST-01 | Sep. 29, 2006 | -        | -                 | Final edition 1                                                               |
| FEDL2280XDIGEST-02 | Apr. 10, 2007 | -        | _                 | Final edition 2                                                               |
|                    |               | -        | 1 to 8,<br>and 11 | The product names (ML22802 and ML22P808 / ML22P804/ML22P802) have been added. |
| FEDL2280XDIGEST-03 | Dec. 25, 2007 | _        | P13               | The explanation for POWER down was modified.                                  |
|                    |               | -        | P1,9,10           | Operating temperature was expanded                                            |

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. OKI assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by OKI, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
- Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2007 Oki Electric Industry Co., Ltd.