# **OKI** Semiconductor

This version: Jan. 1998 Previous version: Nov. 1996

# MSM7582/7582B

π/4 Shift QPSK MODEM

## GENERAL DESCRIPTION

The MSM7582/7582B are CMOS ICs for the  $\pi/4$  shift QPSK modem developed for the digital cordless telephone systems.

The devices are designed for Personal and Cell station applications, the MSM7582B is the improved MSM7582 in modulator burst rise-up and fall-down characteristics.

#### **FEATURES**

• Single Power Supply (V<sub>DD</sub>: 2.7 V to 3.6 V)

## (Modulator Block)

- Built-in Root Nyquist Filter for Baseband Limiting (50% Roll-off)
- Ramp Bit for Burst Signal Rise-up:

MSM7582/1.75 symbols MSM7582B/2.0 symbols

• Ramp Bit for Burst Signal Fall-down:

MSM7582/2.75 symbols MSM7582B/2.0 symbols

- Built-in D/A converters for Analog Output of Quadrature Signal I/Q Components and Power Envelope Output  $\sqrt{I^2+Q^2}$
- Differential I/Q Analog output format
- I/Q Output DC Offset / Gain Adjustable

## (Demodulator Block)

- Full Digital System,  $\pi/4$  shift QPSK Demodulation
- Input IF signal Frequency Selectable: 1.2/10.7/10.75/10.8 MHz
- Built-in Clock Recovery: 4 Circuits useful for Cell station

#### (Common)

- Various Power-down Modes: Tramsmit/Receive Independent
- Built-in Precise Analog Voltage Reference
- MCU Serial Interface for Mode setting and Built-in Test circuit
- Test Modes: Eye pattern / AFC Compensating Signal / Phase Detection Signal, possible to monitor
- Transmission Speed: 384 kbps
- Low Power consumption

Operating mode: 15 mA Typ. / Modulator ( $V_{DD} = 3.0 \text{ V}$ )

: 9 mA Typ. / Demodulator ( $V_{DD} = 3.0 \text{ V}$ )

Whole system Power-down mode: 0.01 mA Typ.  $(V_{DD} = 3.0 \text{ V})$ 

• Package:

32-pin plastic TSOP (TSOPI32-P-814-0.50-1K)(Product name: MSM7582TS-K)

(Product name: MSM7582BTS-K)



# **PIN CONFIGURATION (TOP VIEW)**



32-Pin Plastic TSOP

#### PIN AND FUNCTIONAL DESCRIPTIONS

## **TXD**

Transmit data input for 384 kbps.

## **TXCI**

Transmit clock input.

When the control register CR0 – B6 is "0", a 384 kHz clock pulse synchronous with TXD should be input to this pin. This clock pulse should be continuous because these devices use APLL to generate the internal clock pulse.

When CR0 – B6 is "1", a 3.84 MHz clock pulse should be input to this pin. When the 3.84 MHz clock pulse is applied, TXCO outputs a 384 kHz clock pulse, which is generated by dividing the 3.84 MHz to TXCI by 10. The transmit data, synchronous 384 kHz clock pulse, should be input to the TXD. In this case the devices do not use APLL, and the 3.84 MHz clock pulse need not be continuous. (Refer to Fig. 1.)

#### **TXCO**

Transmit clock output.

When CR0 - B6 is "0", TXCO outputs the 384 kHz clock pulse (APLL output) for monitoring purposes. When CR0 – B6 is "1", this pin outputs a 384 kHz clock pulse generated by dividing the TXCI input by 10. (Refer to Fig. 1.)

When CR0 - B6 = "0" and CR5 - B7 = "1", this pin outputs the burst timing position.

#### **TXW**

Transmit data window input.

The transmit timing signal for the burst data is input to the device pin. If TXW is "1", the modulation data is output. However, the MSM7582 is different from the MSM7582B in the ramp response time for burst rise-up and burst fall-down of I, Q modulated outputs, as shown in the table below. (Refer to Fig, 1-1 for the MSM7582 and Fig, 1-2 for the MSM7582B)

|                | MSM7582      | MSM7582B  |
|----------------|--------------|-----------|
| Ramp Rise-up   | 1.75 symbols | 2 symbols |
| Ramp Fall-down | 2.75 symbols | 2 symbols |

The TXCO burst position output timing discribed before, is different, according to this table.

## MSM7582



Figure 1-1 Transmit Timing Diagram

#### MSM7582B



Figure 1-2 Transmit Timing Diagram

## I+, I-

Quadrature modulation signal I component differential analog outputs.

Their output levels are  $500\,\text{mV}_{pp}$  with  $1.6\,\text{Vdc}$  as the center value. The output pin load conditions are:  $R \ge 10\,\text{k}\Omega$ ,  $C \le 20\,\text{pF}$ . The gain of these pins can be adjusted using the control register CR1 – B7 to B4, and the offset voltage at the I– pin can be adjusted using CR3 – B7 to B3.

## Q+, Q-

Quadrature modulation signal Q component differential analog outputs. Their output levels are  $500\,\text{mV}_{PP}$  with  $1.6\,\text{Vdc}$  as the center value. The output pin load conditions are:  $R \ge 10\,\text{k}\Omega$ ,  $C \le 20\,\text{pF}$ . The gain of these pins can be adjusted using the control register CR1 – B3 to B0, and the offset voltage at the Q– pin can be adjusted by using CR4 – B7 to B3.

## **ENV**

Quadrature modulation signal envelope ( $\sqrt{I^2 + Q^2}$ )output.

Its output level is 500 mV<sub>PP</sub> with 1.6 Vdc as a center value. The output pin load conditions are :  $R \ge 10 \text{ k}\Omega$ ,  $C \le 20 \text{ pF}$ . The gain of this output can be adjusted using the control register CR2 – B7 to B4.

This pin is also used to monitor eye pattern, AFC Compensating signal, and phase defection of the demodulator block during the test mode. Refer to the description of the control register for details.

## SG

Internal reference voltage output.

The output voltage is about 2.0 V. A bypass capacitor should be connected between this pin and the AGND pin.

# PDN0, PDN1, PDN2

Inputs for power-down control.

PDN0 controls the standby / communication modes, PDN1 controls the modulator, and PDN2 controls the demodulator. Refer to Table 1 for details.

|               | PDN0 | PDN2 | PDN1 | Function                                                  | Mode   |  |
|---------------|------|------|------|-----------------------------------------------------------|--------|--|
|               | 0    | 0/1  | 1    | All power-down. The control register is reset.            | Mode A |  |
| Standby       | 0    | 0    | 0    | All power-down. The control register is not reset.        | Mode B |  |
| Mode          |      | _    | 0    | Modulator power is off (VREF and PLL power are also off). | Mada C |  |
|               | 0    | 1    |      | Demodulator power is on.                                  | Mode C |  |
|               |      |      |      | Modulator power is off (VREF and PLL power is on).        |        |  |
|               | 1    | 0    | 0    | I and Q outputs are in a high-impedance state.            | Mode D |  |
|               |      |      |      | Only demodulator clock recovery block power is on.        |        |  |
|               | 1    | 0    | 4    | Modulator power is on                                     | Mada F |  |
| Communication | '    | U    | I    | Only demodulator clock recovery block power is on.        | Mode E |  |
| Mode          |      |      |      | Modulator power is off (VREF and PLL power is on).        |        |  |
|               | 1    | 1    | 0    | I and Q outputs are in a high-impedance state.            | Mode F |  |
|               |      |      |      | Demodulator power is on.                                  |        |  |
|               | 4    | 4    | 4    | Modulator power is on                                     | Mada C |  |
|               | 1    | 1    |      | Demodulator power is on.                                  | Mode G |  |

**Table-1 Power Down Control** 

# $V_{DD}$

+3 V power supply voltage.

## **AGND**

Analog signal ground.

## **DGND**

Digital signal ground.

AGND and DGND are not connected in the device. This pin should be tied to the AGND pin on the PCB as close as possible from the device.

## **MCK**

Master clock input.

The clock frequency is 19.2 MHz.

#### **IFIN**

Modulated signal input for the demodulator block.

Select the IF frequency from 1.2 MHz, 10.7 MHz, 10.75 MHz, and 10.8 MHz, based on CR0 – B4 and B3.

#### **IFCK**

Clock signal input for demodulator block IF frequencies (10.7 MHz or 10.75 MHz). If the IF frequency is 10.7 MHz, 19.0222 MHz should be supplied. When it is 10.75 MHz, 19.1111 MHz should be supplied. When the IF frequency is 1.2 MHz or 10.8 MHz, set this pin to "0" or "1". (Refer to Fig. 2.)

## X1, X2

Crystal oscillator connection pins.

When supplying a 19.0222 MHz or 19.1111 MHz clock to IFCK, use these pins (Refer to Fig. 2.)



Figure 2 How to Use IFCK, X1, and X2

## RXD, RXC

Receive data and clock output. When power is turned on, the outputs of circuits selected by SLS1 and SLS2 appear at these pins. (Refer to Fig. 3)



Figure 3 RXD and RXC Timing Diagram

## SLS2, SLS1

Receiver slot select signal inputs.

The devices have four sets of clock recovery circuit to each channel and four AFC information storage registers. One these circuits is selected from a combination of the signals at these pins.

#### **RPR**

High-speed phase clock control signal input for the clock recovery circuit.

If this pin is "1", the clock recovery circuit starts in the high-speed phase clock mode. When the phase difference is less than a defined value, the circuit shifts to the low-speed phase clock mode automatically. When this pin is "0", the circuit is always in the low-speed phase clock mode.

#### **AFC**

AFC operation range specification signal input.

As shown in Fig. 4, the AFC information is reset when both AFC and RPR are set to "1". AFC operation starts after a fixed number of clock cycles and after the AFC information is reset. If RPR is set to "1", an average number of times that AFC turns on is low. If RPR is "0", AFC is high. If AFC is "0", frequency error is not calculated, but the frequency is corrected using an error that is held.

## **RCW**

Clock recovery circuit operation ON/OFF control signal input. If RCW pin is "0", DPLL does not make any phase corrections.



Figure 4 AFC Control Timing Diagram

# **DEN**, EXCK, DIN, DOUT

Serial control ports for the microprocessor interface.

The MSM7582 and MSM7582B contain a 6-byte control register. An external CPU uses these pins to read data from and write data to the control register. DEN is an enable signal input pin. EXCK is a data shift clock pulse input pin. DIN is an address and data input pin. DOUT is a data output pin. Figure 5 shows an input/output timing diagram.



Figure 5 MCU Interface Input/Output Timing Diagram

The register map is shown below

**Table-2 Control Register Map** 

| Desistan | Α         | ddres     | SS         |                |                |                | Da             | ata            |               |              |              | DAY |
|----------|-----------|-----------|------------|----------------|----------------|----------------|----------------|----------------|---------------|--------------|--------------|-----|
| Register | <b>A2</b> | <b>A1</b> | <b>A</b> 0 | В7             | В6             | B5             | B4             | В3             | B2            | B1           | В0           | R/W |
| CR0      | 0         | 0         | 0          | PS/CS          | TXCSEL         | MODOFF         | IFSEL1         | IFSEL0         | ENVSEL        | TEST1        | TEST0        | R/W |
| CR1      | 0         | 0         | 1          | Ich<br>GAIN3   | Ich<br>GAIN2   | Ich<br>GAIN1   | Ich<br>GAINO   | Qch<br>GAIN3   | Qch<br>GAIN2  | Qch<br>GAIN1 | Qch<br>GAIN0 | R/W |
| CR2      | 0         | 1         | 0          | ENV<br>GAIN3   | ENV<br>GAIN2   | ENV<br>GAIN1   | ENV<br>GAINO   | _              | _             | _            | _            | R/W |
| CR3      | 0         | 1         | 1          | Ich<br>Offset4 | Ich<br>Offset3 | Ich<br>Offset2 | Ich<br>Offset1 | Ich<br>Offset0 | _             | _            | _            | R/W |
| CR4      | 1         | 0         | 0          | Qch<br>Offset4 | Qch<br>Offset3 | Qch<br>Offset2 | Qch<br>Offset1 | Qch<br>Offset0 | _             | _            | _            | R/W |
| CR5      | 1         | 0         | 1          | BSTO<br>ENBL   | ICT6           | ICT5           | ICT4           | LOCAL<br>INV1  | LOCAL<br>INV0 | CLK<br>SEL1  | CLK<br>SEL0  | R/W |

R/W: Read/Write enable R: Read-only register

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter             | Symbol           | Condtion     | Rating                       | Unit |
|-----------------------|------------------|--------------|------------------------------|------|
| Power Supply Voltage  | V <sub>DD</sub>  | _            | 0 to 5                       | ٧    |
| Digital Input Voltage | V <sub>DIN</sub> | _            | -0.3 to V <sub>DD</sub> +0.3 | ٧    |
| Operating Temperature | T <sub>op</sub>  | _            | –25 to +70                   | °C   |
| Storage Temperature   | T <sub>STG</sub> | <del>_</del> | -55 to +150                  | °C   |

# RECOMMENDED OPERATING CONDITIONS

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

|                             |                    | ( • טט                       |                      | ,       |                      | /    |
|-----------------------------|--------------------|------------------------------|----------------------|---------|----------------------|------|
| Parameter                   | Symbol             | Condtion                     | Min.                 | Тур.    | Max.                 | Unit |
| Power Supply Voltage        | $V_{DD}$           | _                            | 2.7                  | _       | 3.6                  | ٧    |
| Operating Temperature Range | Ta                 | _                            | -25                  | _       | +70                  | °C   |
| Input High Voltage          | V <sub>IH</sub>    | All digital input pins       | $0.45 \times V_{DD}$ | _       | $V_{DD}$             | V    |
| Input Low Voltage           | V <sub>IL</sub>    | All digital input pins       | 0                    | _       | $0.16 \times V_{DD}$ | ٧    |
| Master Clock Frequency      | f <sub>MCK</sub>   | MCK                          | _                    | 19.2    | _                    | MHz  |
| Madulator Input Fraguency   | f <sub>TXC1</sub>  | TXCI (when CR0 – B6 = "0")   | _                    | 384     | _                    | kHz  |
| Modulator Input Frequency   | f <sub>TXC2</sub>  | TXCI (when CR0 – B6 = "1")   | _                    | 3.84    | _                    | MHz  |
| Demodulator Input Fraguency | f <sub>IFCK1</sub> | IFCK (when IFIN = 10.7 MHz)  | -50 ppm              | 19.0222 | +50 ppm              | MHz  |
| Demodulator Input Frequency | f <sub>IFCK2</sub> | IFCK (when IFIN = 10.75 MHz) | –50 ppm              | 19.1111 | +50 ppm              | MHz  |
| Clock Duty Cycle            | D <sub>CCK</sub>   | MCK, IFCK, TXCI              | 40                   | 50      | 60                   | %    |
| IF Input Duty Cycle         | D <sub>CIF</sub>   | IFCK                         | 45                   | 50      | 55                   | %    |

# **ELECTRICAL CHARACTERISTICS**

## **DC Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, Ta = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter              | Symbol           | Condition                                     | Min.                | Тур. | Max.     | Unit |
|------------------------|------------------|-----------------------------------------------|---------------------|------|----------|------|
|                        | I <sub>DD1</sub> | Mode A, Mode B (when V <sub>DD</sub> = 3.0 V) | _                   | 0.02 | 0.05     | mA   |
| Power Supply Current   | I <sub>DD2</sub> | Mode C (when V <sub>DD</sub> = 3.0 V)         | _                   | 5.5  | 11.0     | mA   |
|                        | I <sub>DD3</sub> | Mode D (when V <sub>DD</sub> = 3.0 V)         | _                   | 5.5  | 11.0     | mA   |
|                        | I <sub>DD4</sub> | Mode E (when V <sub>DD</sub> = 3.0 V)         | _                   | 11.5 | 23.0     | mA   |
|                        | I <sub>DD5</sub> | Mode F (when V <sub>DD</sub> = 3.0 V)         | _                   | 9.5  | 19.0     | mA   |
|                        | I <sub>DD6</sub> | Mode G (when V <sub>DD</sub> = 3.0 V)         | _                   | 14.0 | 28.0     | mA   |
| Output High Voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = 0.4 mA                      | $0.5 \times V_{DD}$ |      | $V_{DD}$ | ٧    |
| Output Low Voltage     | V <sub>OL</sub>  | $I_{OL} = -1.2 \text{ mA}$                    | 0.0                 | _    | 0.4      | V    |
| Innut I calcana Cumant | I <sub>IH</sub>  | _                                             | _                   |      | 10       | μΑ   |
| Input Leakage Current  | I <sub>IL</sub>  | _                                             | _                   |      | 10       | μΑ   |

# **Analog Interface Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

| Parameter                                | Symbol           | ,                                    | Min. | Typ. | Max.     | Unit            |
|------------------------------------------|------------------|--------------------------------------|------|------|----------|-----------------|
| Output Resistance Load                   | R <sub>LIQ</sub> | I+, I-, Q+, Q-, ENV                  | 1.0  | _    | _        | kΩ              |
| Output Capacitance Load                  | C <sub>LIQ</sub> | I+, I-, Q+, Q-, ENV                  | _    | _    | 20       | pF              |
|                                          | V <sub>DC1</sub> | I+, I-, Q+, Q-(TXW = 0)              | 1.55 | 1.6  | 1.65     | V               |
|                                          | V <sub>DC2</sub> | I+ (CR0 - B5 = 1)                    |      | 1.77 | _        | V               |
|                                          |                  | when not modulated                   |      | 1.77 |          | v               |
| Output DC Voltage Level                  | V <sub>DC3</sub> | Q+(CR0-B5=1)                         |      | 1.67 | _        | V               |
| Output DO Voltage Level                  |                  | when not modulated                   |      | 1.07 |          | v               |
|                                          | V <sub>DC4</sub> | ENV (TXW = 0)                        |      | 1.35 |          | V               |
|                                          | V <sub>DC5</sub> | ENV (TXW = 1, CR0 - B2 = 0, TXD = 0) | _    | 1.72 | _        | V               |
|                                          | V <sub>DC6</sub> | ENV (TXW = 1, CR0 – B2 = 1, TXD = 0) |      | 1.63 | _        | V               |
| Output AC Voltage Level                  | V <sub>AC</sub>  | I+, I-, Q+, Q-                       |      | 360  | _        | $mV_{PP}$       |
|                                          | VAU              | (TXD = 0)                            |      |      |          | IIIVPP          |
| Output DC Voltage Adjustment Level Range | DCVL             | <del>-</del>                         | _    | ±45  | _        | mV              |
| Output AC Voltage Adjustment Level Range | ACVL             | <del>-</del>                         | _    | ±4   | _        | %               |
| Out-of-band Spectrum                     | P600             | 600 kHz detuning (*)                 | 60   | _    | _        | dB              |
|                                          | P900             | 900 kHz detuning (*)                 | 65   | _    | _        | dB              |
| Modulation Accuracy                      | EVM              | <del>-</del>                         |      | 1.0  | 3.0      | % rms           |
| Demodulator IF Input Level               | IFV              | IFIN input level                     | 0.5  | _    | $V_{DD}$ | V <sub>PP</sub> |
| IFIN Input Impedance                     | RIF              | <del>-</del>                         |      | 20   |          | kΩ              |
| II III IIIput IIIIpualiuu                | CIF              | _                                    |      | 5    |          | pF              |
| SG Output Voltage                        | VSG              | _                                    |      | 2.0  |          | V               |
| SG Output Impedance                      | RSG              | _                                    |      | 1.5  |          | kΩ              |

<sup>\*</sup> Power attenuation at 600 kHz or 900 kHz  $\pm 96$  kHz as referred to two times of the power in frequency band of 0 to 96 kHz

# **Digital Interface Characteristics**

 $(V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}, \text{ Ta} = -25^{\circ}\text{C to } +70^{\circ}\text{C})$ 

|                                               |                     | Condtion       |        |      | σ.σ ν, τα - |      |      |
|-----------------------------------------------|---------------------|----------------|--------|------|-------------|------|------|
| Parameter                                     | Symbol              |                | Other  | Min. | Тур.        | Max. | Unit |
|                                               | t <sub>SX</sub>     |                |        | -200 | _           | 200  | ns   |
| Transmitter Digital                           | t <sub>DS</sub>     | 01 1 50 5      | F: 0   | 0    | _           | 200  | ns   |
| Input/Output Setting Time                     | t <sub>XD1</sub>    | C load = 50 pF | Fig. 6 | 0    | _           | 200  | ns   |
|                                               | t <sub>XD3</sub>    |                |        | 0    | _           | 200  | ns   |
|                                               | t <sub>RD1</sub>    |                |        | 0    |             | 200  | ns   |
| Desciver Divited Innut/Outrot                 | t <sub>RD2</sub>    |                |        | 0    |             | 200  | ns   |
| Receiver Digital Input/Output<br>Setting Time | t <sub>RS1</sub> to | C load = 50 pF | Fig. 7 | 10   | _           | _    | μS   |
|                                               | t <sub>RW</sub>     |                |        | 10   |             |      | μS   |
|                                               | t <sub>M1</sub>     |                |        | 50   |             |      | ns   |
|                                               | t <sub>M2</sub>     |                |        | 50   | _           | _    | ns   |
|                                               | t <sub>M3</sub>     |                |        | 50   |             |      | ns   |
|                                               | t <sub>M4</sub>     |                |        | 50   |             |      | ns   |
| Serial Port Digital                           | t <sub>M5</sub>     |                |        | 100  |             |      | ns   |
| Input/Output Setting Time                     | t <sub>M6</sub>     | C load = 50 pF | Fig. 8 | 50   |             |      | ns   |
| input/output setting time                     | t <sub>M7</sub>     |                |        | 50   |             | _    | ns   |
|                                               | t <sub>M8</sub>     |                |        | 0    |             | 100  | ns   |
|                                               | t <sub>M9</sub>     |                |        | 50   |             |      | ns   |
|                                               | t <sub>M10</sub>    |                |        | 50   | _           | _    | ns   |
|                                               | t <sub>M11</sub>    |                |        | 0    | _           | 50   | ns   |
| EXCK Clock Frequency                          | f <sub>EXCK</sub>   |                | EXCK   |      |             | 10   | MHz  |

## **TIMING DIAGRAM**

## **Transmit Data Input Timing**



# **Transmit Clock (TXCO) Output Timing** (when CR0 – B6 = 1)



# **Transmit Burst Position Output (TXCO) Timing** (when CR0 - B6 = 0 and CR5 - B7 = 1)



Figure 6 Transmit (Modulator) Digital Input/Output Timing



Figure 7 Receiver (Demodulator) Digital Input/Output Timing



Figure 8 Serial Control Port Interface

## **FUNCTIONAL DESCRIPTION**

# **Control Registers**

(1) CR0 (basic operation mode setting)

|                   | В7    | В6      | B5      | B4      | В3      | B2      | B1     | В0     |
|-------------------|-------|---------|---------|---------|---------|---------|--------|--------|
| CR0               | PS/CS | TXC SEL | MOD OFF | IFSEL 1 | IFSEL 0 | ENV SEL | TEST 1 | TEST 0 |
| Initial value (*) | 0     | 0       | 0       | 0       | 0       | 0       | 0      | 0      |

<sup>\*</sup> the initial value is set when a reset signal is supplied by a PDN.

B7: PS/CS selection

1/CS (4 Clock recovery DPLLs are on.)

0/PS (2 Clock recovery DPLLs are on.)

B6: Transmit timing clock selection

0/TXCI input: 384 kHz.

TXCO output: 384 kHz output from APLL. Transmit data TXD is input in synchronization

with the rising edge of TXCI (APLL is on.)

1/TXCI input: 3.84 MHz.

TXCO output: 384 kHz (one-tenth of the TXCI frequency). Transmit data TXD is input in

synchronization with the rising edge of TXCO (APLL is off.)

B5: Modulation on/off control

1/modulation OFF (with phase fixed)

0/modulation ON.

B4, B3: Receiver input IF frequency selection

(0, 0), (0, 1): 1.2 MHz (1, 0): 10.8 MHz

(1, 1): 10.7 MHz/10.75 MHz

B2: Transmit envelope ( $I^2 + Q^2$  or  $\sqrt{I^2 + Q^2}$ ) output selection

 $1/I^2 + Q^2$  output

 $0/\sqrt{I^2+Q^2}$  output

B1, B0: Test mode selection bits. Each monitor output is output to the transmit ENV pin.

(0, 0): Transmit envelope ( $I^2 + Q^2$  or  $\sqrt{I^2 + Q^2}$ ) output

(0, 1): receiver phase detection signal output

(1, 0): receiver delay detection signal output

(1, 1): receiver AFC information output

# (2) CR1 (I, Q gain adjustment)

|               | В7           | В6           | B5           | B4           | В3           | B2           | B1           | В0           |
|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|
| CR1           | Ich<br>GAIN3 | Ich<br>GAIN2 | Ich<br>GAIN1 | Ich<br>GAINO | Qch<br>GAIN3 | Qch<br>GAIN2 | Qch<br>GAIN1 | Qch<br>GAIN0 |
| Initial value | 0            | 0            | 0            | 0            | 0            | 0            | 0            | 0            |

B7 to B4: I+/I- output gain setting, in 3 mV steps (Refer to Table-3.)

B3 to B0: Q+/Q- output gain setting, in 3 mV steps (Refer to Table-3.)

## (3) CR2 (ENV gain adjustment)

|               | B7           | В6           | B5           | B4           | В3 | B2 | B1 | В0 |
|---------------|--------------|--------------|--------------|--------------|----|----|----|----|
| CR2           | ENV<br>GAIN3 | ENV<br>GAIN2 | ENV<br>GAIN1 | ENV<br>GAINO | _  | _  | _  | _  |
| Initial value | 0            | 0            | 0            | 0            | 0  | 0  | 0  | 0  |

B7 to B4: ENV output gain adjustment (Refer to Table-3.)

B3 to B0: Not used

Table-3 I, Q, and ENV Output Gain Values

| CR1-B7 | -B6 | -B5 | -B4 |                                   |
|--------|-----|-----|-----|-----------------------------------|
| CR1-B3 | -B2 | -B1 | -B0 | Description                       |
| CR2-B7 | -B6 | -B5 | -B4 |                                   |
| 0      | 1   | 1   | 1   | Amplitude 1.042 × Reference value |
| 0      | 1   | 1   | 0   | 1.036                             |
| 0      | 1   | 0   | 1   | 1.030                             |
| 0      | 1   | 0   | 0   | 1.024                             |
| 0      | 0   | 1   | 1   | 1.018                             |
| 0      | 0   | 1   | 0   | 1.012                             |
| 0      | 0   | 0   | 1   | 1.006                             |
| 0      | 0   | 0   | 0   | 1.000 (Reference value)           |
| 1      | 1   | 1   | 1   | 0.994                             |
| 1      | 1   | 1   | 0   | 0.988                             |
| 1      | 1   | 0   | 1   | 0.982                             |
| 1      | 1   | 0   | 0   | 0.976                             |
| 1      | 0   | 1   | 1   | 0.970                             |
| 1      | 0   | 1   | 0   | 0.964                             |
| 1      | 0   | 0   | 1   | 0.958                             |
| 1      | 0   | 0   | 0   | 0.952                             |

# (4) CR3 (I– output offset voltage adjustment)

|               | B7             | В6             | B5             | B4             | В3             | B2 | B1 | В0 |
|---------------|----------------|----------------|----------------|----------------|----------------|----|----|----|
| CR3           | Ich<br>Offset4 | Ich<br>Offset3 | Ich<br>Offset2 | Ich<br>Offset1 | Ich<br>Offset0 | _  | _  | _  |
| Initial value | 0              | 0              | 0              | 0              | 0              | 0  | 0  | 0  |

B7 to B3: I- output pin offset voltage adjustment (Refer to Table-4.)

B2 to B0: Not used

# (5) CR4 (Q- output offset voltage adjustment)

|               | B7             | В6             | B5             | B4             | В3             | B2 | B1 | В0 |
|---------------|----------------|----------------|----------------|----------------|----------------|----|----|----|
| CR4           | Qch<br>Offset4 | Qch<br>Offset3 | Qch<br>Offset2 | Qch<br>Offset1 | Qch<br>Offset0 | _  | _  | _  |
| Initial value | 0              | 0              | 0              | 0              | 0              | 0  | 0  | 0  |

B7 to B4: Q- output pin offset voltage adjustment (Refer to Table-4.)

B3 to B0: Not used

Table-4 I and Q Channel Offset Adjustment Values

| CR3-B7 | B6 | B5 | B4 | В3 | Description   | CR3-B7 | B6 | B5 | B4 | В3 | Description  |
|--------|----|----|----|----|---------------|--------|----|----|----|----|--------------|
| CR4-B7 | В6 | B5 | B4 | В3 | Description   | CR4-B7 | В6 | B5 | B4 | В3 | Description  |
| 0      | 1  | 1  | 1  | 1  | Offset +45 mV | 1      | 1  | 1  | 1  | 1  | Offset -3 mV |
| 0      | 1  | 1  | 1  | 0  | +42 mV        | 1      | 1  | 1  | 1  | 0  | −6 mV        |
| 0      | 1  | 1  | 0  | 1  | +39 mV        | 1      | 1  | 1  | 0  | 1  | −9 mV        |
| 0      | 1  | 1  | 0  | 0  | +36 mV        | 1      | 1  | 1  | 0  | 0  | −12 mV       |
| 0      | 1  | 0  | 1  | 1  | +33 mV        | 1      | 1  | 0  | 1  | 1  | −15 mV       |
| 0      | 1  | 0  | 1  | 0  | +30 mV        | 1      | 1  | 0  | 1  | 0  | –18 mV       |
| 0      | 1  | 0  | 0  | 1  | +27 mV        | 1      | 1  | 0  | 0  | 1  | −21 mV       |
| 0      | 1  | 0  | 0  | 0  | +24 mV        | 1      | 1  | 0  | 0  | 0  | −24 mV       |
| 0      | 0  | 1  | 1  | 1  | +21 mV        | 1      | 0  | 1  | 1  | 1  | −27 mV       |
| 0      | 0  | 1  | 1  | 0  | +18 mV        | 1      | 0  | 1  | 1  | 0  | −30 mV       |
| 0      | 0  | 1  | 0  | 1  | +15 mV        | 1      | 0  | 1  | 0  | 1  | −33 mV       |
| 0      | 0  | 1  | 0  | 0  | +12 mV        | 1      | 0  | 1  | 0  | 0  | −36 mV       |
| 0      | 0  | 0  | 1  | 1  | +9 mV         | 1      | 0  | 0  | 1  | 1  | −39 mV       |
| 0      | 0  | 0  | 1  | 0  | +6 mV         | 1      | 0  | 0  | 1  | 0  | −42 mV       |
| 0      | 0  | 0  | 0  | 1  | +3 mV         | 1      | 0  | 0  | 0  | 1  | −45 mV       |
| 0      | 0  | 0  | 0  | 0  | 0 mV          | 1      | 0  | 0  | 0  | 0  | –48 mV       |

## (6) CR5

|               | В7           | В6   | B5   | B4   | В3            | B2            | B1          | В0          |
|---------------|--------------|------|------|------|---------------|---------------|-------------|-------------|
| CR5           | BSTO<br>ENBL | ICT6 | ICT5 | ICT4 | LOCAL<br>INV1 | LOCAL<br>INVO | CLK<br>SEL1 | CLK<br>SEL0 |
| Initial value | 0            | 0    | 0    | 0    | 0             | 0             | 0           | 0           |

B7: Modulator burst window output enable bit.

1/The timing of the I and Q baseband modulation output burst is output at the TXCO pin.

0/The 384 kHz transmit timing clock pulse is output at the TXCO pin.

B6 to B4: ICT6 to ICT4. Device test control bits.

B3, B2: Local inverting mode setting bits.

(1, 1) = local inverting mode

(0,0) = normal mode

B1: Clock pulse shaping mode selection bit.

1/Clock pulse shaping mode (Refer to Fig 9.)

0/Oscillator circuit mode

B0: Power-on control bit for X1, X2 pins, when the clock pulse shaping mode.

1/ Always power-on

0/ Power-down in the whole device power-down state when Power on otherwise.

Note: CR5 – B6 to B4 are used to test the device. They should be set to "0" during normal operation.



Figure 9 Example of Application Circuit when the Clock Pulse Shaping Mode is Generated by CR5-B1

## **State Transition Time**



Figure 10 Power-Down State Transition Time

# **APPLICATION CIRCUIT**



Figure 11 Example of Circuit Configuration

# **Demodulator Control Timing Diagram (Example)**



## PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).