# 5V/12V Synchronous Buck PWM DC-DC and Linear Power Controller

## **General Description**

The RT9218 is a dual output with one synchronous buck PWM and one linear controller. The part is proposed to generate logic-supply voltages for PC based systems. The high-performance device includes internal soft-start, frequency-compensation networks, power good signaling with specific sequence, and it comes all of the logic control, output adjustment, power monitoring and protection functions into a small footprint package. The part is operated at fixed 300kHz frequeny providing an optimum compromise between efficiency, external component size, and cost. The linear controller is implemented to drive an external MOSFET for regulation and it's adjustable by setting external resistors. Moreover the specific internal PGOOD sequence and indicator is also implemented to conform to Intel® new platform requirement on FSB VTT power plane. An adjustable over-current protection (OCP) is proposed to monitor the voltage drop across the RDS(ON) of the lower MOSFET for synchronous buck PWM DC-DC controller.

## **Ordering Information**



#### Note:

RichTek Pb-free and Green products are :

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.
- ▶100% matte tin (Sn) plating.

## **Features**

- Operating with 5V or 12V Supply Voltage
- Drives All Low Cost N-MOSFETs
- Voltage Mode PWM Control
- 300kHz Fixed Frequency Oscillator
- Fast Transient Response :
   High-Speed GM Amplifier
   Full 0 to 100% Duty Ration
- Internal Soft-Start
- Power Good Indicator
- Adaptive Non-Overlapping Gate Driver
- Over-Current Fault Monitor on MOSFET, No Current Sense Resistor Required
- Specific power good indicator for Intel® Grantsdale FSB\_VTT power sequence
- RoHS Compliant and 100% Lead (Pb)-Free

## **Applications**

- Graphic Card
- · Motherboard, Desktop Servers
- IA Equipments
- Telecomm Equipments
- High Power DC-DC Regulators

## **Pin Configurations**

## (TOP VIEW)



SOP-14



# **Typical Application Circuit**



$$SV_{OUT} = V_{REF} \times (1 + \frac{R5}{R6})$$

$$LV_{OUT} = V_{REF} \times (1 + \frac{R1}{R2})$$

V<sub>REF</sub>: Internal reference voltage

 $(0.8V \pm 2\%)$ 



## **Functional Pin Description**

## UGATE (Pin 2)

Upper gate driver output. Connect to gate of the highside power N-MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the upper MOSFET has turned off.

## **BOOT (Pin 1)**

Bootstrap supply pin for the upper gate driver. Connect the bootstrap capacitor between BOOT pin and the PHASE pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET.

## PHASE (Pin 14)

Connect this pin to the source of the upper MOSFET and the drain of the lower MOSFET.

## OPS (OCSET, POR and Shut-Down) (Pin 13)

This pin provides multi-function of the over-current setting, UGATE turn-on POR sensing, and shut-down features. Connecting a resistor ( $R_{\text{OCSET}}$ ) between OPS and PHASE pins sets the over-current trip point.

Pulling the pin to ground resets the device and all external MOSFETs are turned off allowing the output voltage power rails to float.

This pin is also used to detect  $V_{\text{IN}}$  in power on stage and issues an internal POR signal.

#### LGATE (Pin 4)

Lower gate drive output. Connect to gate of the low-side power N-MOSFET. This pin is monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET has turned off.

## FB (Pin 12)

Switcher feedback voltage. This pin is the inverting input of the error amplifier. FB senses the switcher output through an external resistor divider network.

## **VCC (Pin 11)**

Connect this pin to a well-decoupled 5V or 12V bias supply. It is also the positive supply for the lower gate driver, LGATE.

## GND (Pin 3)

Both signal and power ground for the IC. All voltage levels are measured with respect to this pin. Ties the pin directly to the low-side MOSFET source and ground plane with the lowest impedance.

## DRV (Pin 5)

Connect this pin to the base/gate of an external transistor/ MOSFET. This pin provides the drive for the linear regulator's pass transistor/MOSFET.

#### FBL (Pin 9)

Linear regulator feedback voltage. This pin is the inverting input of the error amplifier and protection monitor. Connect this pin to the external resistor divider network of the linear regulator.

## PGOOD (Pin 10)

PGOOD is an open-drain output used to indicate that the regulator is within normal operating voltage ranges and it's implemented with a specific sequence as following chart.

#### NC (Pin 6,7,8)

No internal connection.



## **Function Block Diagram**



## **Timing Diagram**

## **Specific Power Sequence for LDO**





## Absolute Maximum Ratings (Note 1)

| Supply Voltage, V <sub>CC</sub>                | 16V                                                   |
|------------------------------------------------|-------------------------------------------------------|
| • BOOT, V <sub>BOOT</sub> - V <sub>PHASE</sub> | 16V                                                   |
| PHASE to GND                                   |                                                       |
| DC                                             | –5V to 15V                                            |
| < 200ns                                        | –10V to 30V                                           |
| • BOOT to PHASE                                | 15V                                                   |
| BOOT to GND                                    |                                                       |
| DC                                             |                                                       |
| < 200ns                                        |                                                       |
| • UGATE                                        | V <sub>PHASE</sub> – 0.3V to V <sub>BOOT</sub> + 0.3V |
| • LGATE                                        | GND – 0.3V to V <sub>VCC</sub> + 0.3V                 |
| • Input, Output or I/O Voltage                 | GND – 0.3V to 7V                                      |
| Package Thermal Resistance (Note 4)            |                                                       |
| SOP-14, $\theta_{JA}$                          | 127.67°C/W                                            |
| Junction Temperature                           | 150°C                                                 |
| Lead Temperature (Soldering, 10 sec.)          | 260°C                                                 |
| Storage Temperature Range                      |                                                       |
| ESD Susceptibility (Note 2)                    |                                                       |
| HBM (Human Body Mode)                          | 2kV                                                   |
| MM (Machine Mode)                              | 200V                                                  |
| Recommended Operating Conditions (Note 3)      |                                                       |
| Complex Valtage V                              | EV + E0/ 40V + 400/                                   |

- $\bullet \ \ \text{Supply Voltage, V}_{CC} ------ 5V \pm 5\%, 12V \pm 10\%$

## **Electrical Characteristics**

 $(V_{CC} = 5V/12V, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter                      | Symbol             | Test Conditions        | Min   | Тур | Max   | Units            |
|--------------------------------|--------------------|------------------------|-------|-----|-------|------------------|
| V <sub>CC</sub> Supply Current |                    |                        |       |     |       |                  |
| Nominal Supply Current         | Icc                | UGATE and LGATE Open   |       | 6   | 15    | mA               |
| Power-On Reset                 | •                  |                        |       |     | •     |                  |
| POR Threshold                  | V <sub>CCRTH</sub> | V <sub>CC</sub> Rising |       | 4.1 | 4.5   | V                |
| Hysteresis                     | V <sub>CCHYS</sub> |                        | 0.35  | 0.5 |       | V                |
| Switcher Reference             |                    |                        |       |     |       |                  |
| Reference Voltage              | $V_{REF}$          | V <sub>CC</sub> = 12V  | 0.784 | 8.0 | 0.816 | V                |
| Oscillator                     |                    |                        |       |     |       |                  |
| Free Running Frequency         | fosc               | V <sub>CC</sub> = 12V  | 250   | 300 | 350   | kHz              |
| Ramp Amplitude                 | ΔVosc              |                        |       | 1.5 |       | V <sub>P-P</sub> |

To be continued



| Parameter                      | Symbol                                              | Test Conditions                                                                              | Min   | Тур | Max   | Units |  |  |
|--------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|-------|-------|--|--|
| Error Amplifier (GM)           | •                                                   |                                                                                              |       |     |       |       |  |  |
| E/A Transconductance           | g <sub>m</sub>                                      |                                                                                              |       | 0.2 |       | ms    |  |  |
| Open Loop DC Gain              | A <sub>O</sub>                                      |                                                                                              |       | 90  |       | dB    |  |  |
| Linear Regulator               |                                                     |                                                                                              |       |     |       |       |  |  |
| DRV Driver Source              | I <sub>DS</sub>                                     | V <sub>DRV</sub> = 6V                                                                        |       | 1.4 |       | mA    |  |  |
| Reference Voltage              | V <sub>REFREG</sub>                                 | V <sub>CC</sub> = 12V                                                                        | 0.784 | 8.0 | 0.816 | V     |  |  |
| PWM Controller Gate Drivers (V | PWM Controller Gate Drivers (V <sub>CC</sub> = 12V) |                                                                                              |       |     |       |       |  |  |
| Upper Gate Source              | I <sub>UGATE</sub>                                  | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V<br>V <sub>UGATE</sub> – V <sub>PHASE</sub> = 6V | 0.6   | 1   |       | Α     |  |  |
| Upper Gate Sink                | R <sub>UGATE</sub>                                  | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V<br>V <sub>UGATE</sub> – V <sub>PHASE</sub> = 1V |       | 4   |       | Ω     |  |  |
| Lower Gate Source              | I <sub>LGATE</sub>                                  | V <sub>CC</sub> = 12V, V <sub>LGATE</sub> = 6V                                               | 0.6   | 1   |       | Α     |  |  |
| Lower Gate Sink                | R <sub>LGATE</sub>                                  | V <sub>CC</sub> = 12V, V <sub>LGATE</sub> = 1V                                               |       | 3   | 4     | Ω     |  |  |
| Dead Time                      | T <sub>DT</sub>                                     |                                                                                              |       |     | 100   | ns    |  |  |
| Protection                     |                                                     |                                                                                              |       |     |       |       |  |  |
| FB Under-Voltage Trip          | $\Delta_{FBUVT}$                                    | FB Falling                                                                                   | 70    | 75  | 80    | %     |  |  |
| FBL Under-Voltage Trip         | $\Delta_{FBLUVT}$                                   | FB and FBL Falling                                                                           | 70    | 75  | 80    | %     |  |  |
| OC Current Source              | loc                                                 | V <sub>PHASE</sub> = 0V                                                                      |       | 40  |       | μΑ    |  |  |
| Soft-Start Interval            | T <sub>SS</sub>                                     |                                                                                              |       | 3.5 |       | ms    |  |  |
| Power Good                     |                                                     |                                                                                              |       |     |       |       |  |  |
| Power Good Rising Threshold    |                                                     | V <sub>CC</sub> = 12V                                                                        |       | 90  |       | %     |  |  |
| Power Good Hysteresis          |                                                     | V <sub>CC</sub> = 12V                                                                        |       | 10  |       | %     |  |  |
| PG Sink Capability             |                                                     | V <sub>CC</sub> = 12V, 1mA                                                                   |       | 0.2 | 0.4   | V     |  |  |
| Power Good Rising Delay        |                                                     | V <sub>CC</sub> = 12V                                                                        | 1     | 3   | 10    | ms    |  |  |
| Power Good Falling Delay       |                                                     | V <sub>CC</sub> = 12V                                                                        |       | 15  |       | us    |  |  |

- **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability.
- Note 2. Devices are ESD sensitive. Handling precaution recommended.
- Note 3. The device is not guaranteed to function outside its operating conditions.
- Note 4.  $\theta_{JA}$  is measured in the natural convection at  $T_A$  = 25°C on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

www.richtek.com DS9218-08 March 2007



# Typical Operating Characteristics (V<sub>OUT</sub> = 2.5V, unless otherwise specified )



























9







## **Application Information**

#### **Inductor Selection**

The selection of output inductor is based on the considerations of efficiency, output power and operating frequency. Low inductance value has smaller size, but results in low efficiency, large ripple current and high output ripple voltage. Generally, an inductor that limits the ripple current ( $\Delta I_L$ ) between 20% and 50% of output current is appropriate. Figure 1 shows the typical topology of synchronous step-down converter and its related waveforms.



Figure 1. The waveforms of synchronous step-down converter

According to Figure 1 the ripple current of inductor can be calculated as follows :

$$\begin{split} V_{IN} - V_{OUT} &= L \frac{\Delta I_L}{\Delta t}; \quad \Delta t = \frac{D}{fs}; \quad D = \frac{V_{OUT}}{V_{IN}} \\ L &= (V_{IN} - V_{OUT}) \times \frac{V_{OUT}}{V_{IN} \times fs \times \Delta I_L} \end{split} \tag{1}$$

Where:

V<sub>IN</sub> = Maximum input voltage

V<sub>OUT</sub> = Output Voltage

 $\Delta t = S1$  turn on time

 $\Delta I_L$  = Inductor current ripple

f<sub>S</sub> = Switching frequency

D = Duty Cycle

r<sub>C</sub> = Equivalent series resistor of output capacitor

## **Output Capacitor**

The selection of output capacitor depends on the output ripple voltage requirement. Practically, the output ripple voltage is a function of both capacitance value and the equivalent series resistance (ESR)  $r_{C}$ . Figure 2 shows the related waveforms of output capacitor.



Figure 2. The related waveforms of output capacitor

DS9218-08 March 2007



The AC impedance of output capacitor at operating frequency is quite smaller than the load impedance, so the ripple current ( $\Delta I_L$ ) of the inductor current flows mainly through output capacitor. The output ripple voltage is described as :

$$\Delta V_{OUT} = \Delta V_{OR} + \Delta V_{OC}$$
 (2)

$$\Delta V_{OUT} = \Delta I_L \times rc + \frac{1}{C_O} \int_{t1}^{t2} ic \, dt$$
 (3)

$$\Delta V_{OUT} = \Delta I_L \times \Delta I_L \times rc + \frac{1}{8} \frac{V_{OUT}}{C_{OI}} (1 - D) T_S^2$$
 (4)

where  $\Delta V_{OR}$  is caused by ESR and  $\Delta V_{OC}$  by capacitance. For electrolytic capacitor application, typically 90 to 95% of the output voltage ripple is contributed by the ESR of output capacitor. So Equation (4) could be simplified as :

$$\Delta V_{OUT} = \Delta I_{L} \times rc$$
 (5)

Users could connect capacitors in parallel to get calculated ESR.

## **Input Capacitor**

The selection of input capacitor is mainly based on its maximum ripple current capability. The buck converter draws pulsewise current from the input capacitor during the on time of S1 as shown in Figure 1. The RMS value of ripple current flowing through the input capacitor is described as:

Irms = 
$$I_{OUT} \sqrt{D(1-D)}$$
 (A) (6)

The input capacitor must be cable of handling this ripple current. Sometime, for higher efficiency the low ESR capacitor is necessarily.

#### **PWM Loop Stability**

RT9218 is a voltage mode buck converter using the high gain error amplifier with transconductance (OTA, Operational Transconductance Amplifier).

The transconductance:

$$GM = \frac{dI_{OUT}}{dVm}$$

The mid-frequency gain:

$$dV_{OUT} = dI_{OUT}Z_{OUT} = GMdV_{IN}Z_{OUT}$$

$$G = \frac{dV_{OUT}}{dV_{IN}} = GMZ_{OUT}$$

Z<sub>OUT</sub> is the shut impedance at the output node to ground (see Figure 3 and Figure 4),



Figure 3. A Type 2 error-amplifier with shut network to ground



Figure 4. Equivalent circuit

Pole and Zero:

$$F_P = \frac{1}{2\pi \times R_1 C_2}; \quad F_Z = \frac{1}{2\pi \times R_1 C_1}$$

We can see the open loop gain and the Figure 3 whole loop gain in Figure 5.



Figure 5. Gain with the Figure 2 circuit

RT9218 internal compensation loop:

GM = 0.2ms, R1 = 
$$75k\Omega$$
, C1 = 2.5nF, C2 =  $10pF$ 



# OPS (Over Current Setting, VIN\_POR and Shutdown) 1.OCP

Sense the low-side MOSFET's R<sub>DS(ON)</sub> to set over-current trip point.

Connecting a resistor ( $R_{OCSET}$ ) from this pin to the source of the upper MOSFET and the drain of the lower MOSFET sets the over-current trip point.  $R_{OCSET}$ , an internal 40 $\mu$ A current source, and the lower MOSFET on resistance,  $R_{DS(ON)}$ , set the converter over-current trip point ( $I_{OCSET}$ ) according to the following equation :

$$Iocset = \frac{40uA \times Rocset - 0.4V}{R_{DS(ON)} \text{ of the lower MOSFET}}$$

OPS pin function is similar to RC charging or discharging circuit, so the over-current trip point is very sensitive to parasitic capacitance (ex. shut-down MOSFET) and the duty ratio.

Below Figures say those effect. And test conditions are Rocset =  $15k\Omega$  (over -current trip point = 20.6A), Low-side MOSFET is IR3707.









#### 2. VIN\_POR

UGATE will continuously generate a 10kHz colck with 1% duty cycle before  $V_{\text{IN}}$  is ready.  $V_{\text{IN}}$  is recognized ready by detecting  $V_{\text{OPS}}$  crossing 1.5V four times (rising & falling).  $R_{\text{OCSET}}$  must be kept lower than 37.5k $\Omega$  for large  $R_{\text{OCSET}}$  will keep  $V_{\text{OPS}}$  always higher than 1.5V. Figure 6 shows the detail actions of OCP and POR. It is highly recommend-ed that  $R_{\text{OCSET}}$  be lower than  $30k\Omega$ .



Figure 6. OCP and VIN POR actions

## 3. Shutdown

Pulling low the OPS pin by a small single transistor can shutdown the RT9218 PWM controller as shown in typical application circuit.

## **Soft Start**

A built-in soft-start is used to prevent surge current from power supply input during power on. The soft-start voltage is controlled by an internal digital counter. It clamps the ramping of reference voltage at the input of error amplifier and the pulse-width of the output driver slowly. The typical soft-start duration is 3ms.



#### 1) Mode 1 (SS< Vramp valley)

Initially the COMP stays in the positive saturation. When SS<  $V_{RAMP\_Valley}$ , there is no non-inverting input available to produce duty width. So there is no PWM signal and  $V_{OUT}$  is zero.

When SS>V<sub>RAMP\_Valley</sub>, SS takes over the non-inverting input and produce the PWM signal and the increasing duty width according to its magnitude above the ramp signal. The output follows the ramp signal, SS. However while V<sub>OUT</sub> increases, the difference between V<sub>OUT</sub> and SSE (SS – V<sub>GS</sub>) is reduced and COMP leaves the saturation and declines. The takeover of SS lasts until it meets the COMP. During this interval, since the feedback path is broken, the converter is operated in the open loop.

## 3) Mode3 (Cross-over< SS < V<sub>GS</sub> + V<sub>REF</sub>)

When the Comp takes over the non-inverting input for PWM Amplifier and when SSE (SS –  $V_{GS}$ ) <  $V_{REF}$ , the output of the converter follows the ramp input, SSE (SS –  $V_{GS}$ ). Before the crossover, the output follows SS signal. And when Comp takes over SS, the output is expected to follow SSE (SS –  $V_{GS}$ ). Therefore the deviation of  $V_{GS}$  is represented as the falling of  $V_{OUT}$  for a short while. The COMP is observed to keep its decline when it passes the cross-over, which shortens the duty width and hence the falling of  $V_{OUT}$  happens.

Since there is a feedback loop for the error amplifier, the output's response to the ramp input, SSE (SS - V<sub>GS</sub>) is lower than that in Mode 2.

4) Mode 4 (SS 
$$>$$
 V<sub>GS</sub> + V<sub>REF</sub>)

When SS >  $V_{GS}$  +  $V_{REF}$ , the output of the converter follows the desired  $V_{REF}$  signal and the soft start is completed now.



#### **Under Voltage Protection**

The voltage at FB and FBL pin is monitored and protected against UV (under voltage). The UV threshold is the FB or FBL under 75%. UV detection has 30µs triggered delay. When OC or UV\_FBL is trigged, a hiccup restart sequence will be initialized, as shown in Figure 7 Only 4 times of trigger are allowed to latch off. Hiccup is disabled during soft-start interval, but UV\_FB has some difference from OC and UV\_FBL, it will always trigger V<sub>IN</sub> power sensing after 4 times hiccup, as shown in Figure 8.



Figure 7. UV and OC trigger hiccup mode



Figure 8, UV\_FB trigger V<sub>IN</sub> power sensing

## **LDO Power Sequence**

In VGA field, the MOSFET of LV $_{\rm OUT}$  is sourced by external voltage not by SV $_{\rm OUT}$ .

This connection may trigger UV protection to shutdown RT9218, but using the typical application circuit won't have this issue. See figure 9 using OPS pin to control the power sequence.



Figure 9. LDO power sequence

## **PWM Layout Considerations**

MOSFETs switch very fast and efficiently. The speed with which the current transitions from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. The voltage spikes can degrade efficiency and radiate noise, that results in over-voltage stress on devices. Careful component placement layout and printed circuit design can minimize the voltage spikes induced in the converter. Consider, as an example, the turn-off transition of the upper MOSFET prior to turn-off, the upper MOSFET was carrying the full load current. During turn-off, current stops flowing in the upper MOSFET and is picked up by the low side MOSFET or schottky diode. Any inductance in the switched current path generates a large voltage spike during the switching interval. Careful component selections, layout of the critical components, and use shorter and wider PCB traces help in minimizing the magnitude of voltage spikes.

There are two sets of critical components in a DC-DC converter using the RT9218. The switching power components are most critical because they switch large amounts of energy, and as such, they tend to generate equally large amounts of noise. The critical small signal components are those connected to sensitive nodes or those supplying critical bypass current.

The power components and the PWM controller should be placed firstly. Place the input capacitors, especially the high-frequency ceramic decoupling capacitors, close to the power switches. Place the output inductor and output capacitors between the MOSFETs and the load. Also locate the PWM controller near by MOSFETs.

A multi-layer printed circuit board is recommended.

DS9218-08 March 2007

Figure 10 shows the connections of the critical components in the converter. Note that the capacitors  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  each of them represents numerous physical capacitors. Use a dedicated grounding plane and use vias to ground all critical components to this layer. Apply another solid layer as a power plane and cut this plane into smaller islands of common voltage levels. The power plane should support the input power and output power nodes. Use copper filled polygons on the top and bottom circuit layers for the PHASE node, but it is not necessary to oversize this particular island. Since the PHASE node is subjected to very high dV/dt voltages, the stray capacitance formed between these island and the surrounding circuitry will tend to couple switching noise. Use the remaining printed circuit layers for small signal routing. The PCB traces between the PWM controller and the gate of MOSFET and also the traces connecting source of MOSFETs should be sized to carry 2A peak currents.



Figure 10. The connections of the critical components in the converter

Below PCB gerber files are our test board for your reference :











17



According to our test experience, you must still notice two items to avoid noise coupling :

- 1. The ground plane should not be separated.
- $2.V_{\text{CC}}$  rail adding the LC filter is recommended.



## **Outline Dimension**







| Cymbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
| Symbol | Min                       | Max   | Min                  | Max   |  |
| Α      | 8.534                     | 8.738 | 0.336                | 0.344 |  |
| В      | 3.810                     | 3.988 | 0.150                | 0.157 |  |
| С      | 1.346                     | 1.753 | 0.053                | 0.069 |  |
| D      | 0.330                     | 0.508 | 0.013                | 0.020 |  |
| F      | 1.194                     | 1.346 | 0.047                | 0.053 |  |
| Н      | 0.178                     | 0.254 | 0.007                | 0.010 |  |
| I      | 0.102                     | 0.254 | 0.004                | 0.010 |  |
| J      | 5.791                     | 6.198 | 0.228                | 0.244 |  |
| М      | 0.406                     | 1.270 | 0.016                | 0.050 |  |

14-Lead SOP Plastic Package

## **Richtek Technology Corporation**

Headquarter

5F, No. 20, Taiyuen Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789 Fax: (8863)5526611

## **Richtek Technology Corporation**

Taipei Office (Marketing)

8F, No. 137, Lane 235, Paochiao Road, Hsintien City

Taipei County, Taiwan, R.O.C.

Tel: (8862)89191466 Fax: (8862)89191465

Email: marketing@richtek.com

DS9218-08 March 2007