# APA3012



3W Mono Low-Voltage Audio Power Amplifier

### Features

- Operating Voltage : 1.8V 5.5V
- Bridge-Tied Load (BTL) Mode Operation
- Supply Current I<sub>DD</sub>=7mA at V<sub>DD</sub>=5V
- Low Shutdown Current I<sub>DD</sub>=1mA
- Low Distortion
  - 2W, at V<sub>pp</sub>=5V, BTL, R, =3W, THD+N=0.04%
  - 1.6W, at V<sub>pp</sub>=5V, BTL, R<sub>1</sub>=4W, THD+N=0.03%
- Output Power at 1% THD+N

   2.6W, at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=3W
   2.3W, at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=4W
   at 10% THD+N
   3.3W at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=3W
  - 2.7W at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=4W
- Thermal Shutdown Protection and Over-Current Protection Circuitry
- High Supply Voltage Ripple Rejection
- Surface-Mount Package
  - -MSOP-8P (with Enhanced Thermal Pad)
  - -SOP-8P (with Enhanced Thermal Pad)
- Lead Free and Green Devices Available (RoHS Compliant)

### **Applications**

- Mobil Phones
- PDAs
- Portable Electronic Devices
- Desktop Computers

## **General Description**

The APA3012 is a bridged-tied load (BTL) audio power amplifier developed especially for low-voltage applications. Operating with a 5V supply, the APA3012 can deliver 3.3W of continuous power into a BTL  $3\Omega$  load at 10% THD+N throughout voice band frequencies. Although this device is characterized out to 20kHz, its operation is optimized for narrow band applications, such as wireless communications. The BTL configuration eliminates the need for external coupling capacitors on the output in most applications, which is particularly important for small battery-powered equipment. This device features a shutdown mode for power sensitive applications with special depop circuitry to eliminate speaker noise when exiting shutdown mode. The APA3012 are available in a SOP-8P or MSOP-8P.

# **Pin Configuration**





= Thermal Pad

(connected to the Gnd plane for better heat dissipation)

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### Ordering and Marking Information

| APA3012 DD-DD D<br>Assembly Material<br>Handling Code<br>Temperature Range<br>Package Code | Package Code<br>KA : SOP-8P XA : MSOP-8P<br>Operating Ambient Temperature Range<br>I : -40 to 85 °C<br>Handling Code<br>TR : Tape & Reel<br>Assembly Material<br>G : Halogen and Lead Free Device |
|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APA3012 KA : APA3012<br>• XXXXX                                                            | XXXXX - Date Code                                                                                                                                                                                 |
| APA3012 XA :<br>APA3012 XX :<br>• XX                                                       | XXXXX - Date Code                                                                                                                                                                                 |

Note : ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020C for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

## Absolute Maximum Ratings (Note 1)

(Over operating free-air temperature range unless otherwise noted.)

| Symbol                          | Parameter                                                     | Rating                       | Unit |
|---------------------------------|---------------------------------------------------------------|------------------------------|------|
| V <sub>DD</sub>                 | Supply Voltage                                                | -0.3 to 6                    | V    |
| V <sub>IN,</sub> V <sub>O</sub> | Input Voltage Range, SD, BYPASS, $V_{\rm O}$                  | -0.3 to V <sub>DD</sub> +0.3 | V    |
| T <sub>A</sub>                  | T <sub>A</sub> Operating Junction Temperature Range -40 to 85 |                              | °C   |
| TJ                              | Maximum Junction Temperature                                  | Internally Limited           | °C   |
| T <sub>STG</sub>                | Storage Temperature Range                                     | -65 to +150                  | °C   |
| Ts                              | Soldering Temperature Range                                   | 260                          | °C   |
| P <sub>D</sub>                  | Power Dissipation                                             | Internally Limited           | W    |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Thermal Characteristics**

| Symbol        | Parameter                                         | Typical Value | Unit |
|---------------|---------------------------------------------------|---------------|------|
|               | Thermal Resistance - Junction to Ambient (Note 2) |               |      |
| $\theta_{JA}$ | MSOP-8P                                           | 50            | °C/W |
|               | SOP-8P                                            | 56            |      |

Note 2: Please refer to "Thermal Pad Consideration". 2 layered 5 in<sup>2</sup> printed circuit board with 2oz trace and copper through several thermal vias. The thermal pad is solder on the PCB.

### **Recommended Operating Conditions**

| Symbol          | Parameter           | Range    | Unit      |   |
|-----------------|---------------------|----------|-----------|---|
| V <sub>DD</sub> | Supply Voltage      |          | 1.8 ~ 5.5 | V |
| VIH             | High-Level Voltage, | Shutdown | 1.6 ~     | V |
| VIL             | Low-Level Voltage,  | Shutdown | ~ 0.4     | V |



## **Electrical Characteristics**

Unless otherwise noted these specifications apply over full temperature  $V_{DD}$ = 5V,  $T_A$ = 25°C (unless otherwise noted)

| Cumb al         | Parameter                                                  | Toot Conditions                                                                                                                             |      | APA3012              |      |         |
|-----------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|---------|
| Symbol          | Parameter                                                  | Test Conditions                                                                                                                             | Min. | Тур.                 | Max. | Unit    |
| V <sub>DD</sub> | Supply Voltage                                             |                                                                                                                                             | 1.8  | -                    | 5.5  | V       |
| Vos             | Output Offset Voltage                                      | $R_L=8\Omega$ , $R_i=R_f=20k\Omega$                                                                                                         | -    | -                    | 20   | mV      |
| I <sub>DD</sub> | Supply Current                                             | I <sub>0</sub> =0mA                                                                                                                         | -    | 7                    | 14   | mA      |
| I <sub>SD</sub> | Supply Current                                             | Shutdown Mode                                                                                                                               | -    | 1                    | -    | μA      |
| I <sub>IH</sub> | High Input Current                                         |                                                                                                                                             | -    | 0.1                  | -    | μA      |
| IIL             | Low Input Current                                          |                                                                                                                                             | -    | 0.1                  | -    | μA      |
| PERATIN         | G CHARACTERISTICS, V <sub>DD</sub> =5V,T <sub>A</sub> =25° | c                                                                                                                                           |      | •                    |      | •       |
|                 |                                                            | $ \begin{array}{l} THD+N=1\%, \ f_{in}=1 \text{ KHz}, \\ R_{L}=3\Omega \\ R_{L}=4\Omega \\ R_{L}=8\Omega \end{array} $                      | -    | 2.6<br>2.3<br>1.3    | -    | -       |
| Po              | Output Power                                               | $\begin{array}{l} THD+N=10\%,f_{in}=1kHz,\\ R_{L}=3\Omega\\ R_{L}=4\Omega\\ R_{L}=8\Omega \end{array}$                                      | -    | 3.3<br>2.7<br>1.7    | -    | W       |
| THD+N           | Total Harmonic Distortion Plus Noise                       |                                                                                                                                             | -    | 0.04<br>0.03<br>0.02 | -    | %       |
| B1              | Unity-Gain Bandwidth                                       | Open Loop                                                                                                                                   | -    | 2                    | -    | MHz     |
| PSRR            | Power Supply Rejection Ratio                               | $C_B=1\mu F, R_L=8\Omega, f_{in}=120Hz$                                                                                                     | -    | 90                   | -    | dB      |
| Vn              | Noise Output Voltage                                       | Gain=2, C <sub>B</sub> =1 $\mu$ F, R <sub>L</sub> =8 $\Omega$                                                                               | -    | 28                   | -    | μV(rms) |
| Twu             | Wake-Up Time                                               | C <sub>B</sub> =1μF                                                                                                                         | -    | 380                  | -    | ms      |
| PERATIN         | G CHARACTERISTICS, VDD=3.3V,TA=2                           | 5°C, R∟=8W                                                                                                                                  |      |                      |      |         |
|                 |                                                            | $ \begin{array}{l} THD+N=\!1\%,\ f_{in}\!\!=\!\!1KHz,\\ R_{L}\!\!=\!\!3\Omega\\ R_{L}\!\!=\!\!4\Omega\\ R_{L}\!\!=\!\!8\Omega \end{array} $ | -    | 1.13<br>0.96<br>0.58 | -    |         |
| Po Output Power | Output Power                                               | THD+N=10%, $f_{in}$ =1kHz,<br>R <sub>L</sub> =3Ω<br>R <sub>L</sub> =4Ω<br>R <sub>L</sub> =8Ω                                                | -    | 1.40<br>1.18<br>0.72 | -    | W       |
| THD+N           | Total Harmonic Distortion Plus Noise                       | $f_{in}=1kHz$ ,<br>Po=0.8W, R <sub>L</sub> =3Ω<br>Po=0.7W, R <sub>L</sub> =4Ω<br>Po=0.41W, R <sub>L</sub> =8Ω                               | -    | 0.06<br>0.05<br>0.03 | -    | %       |



# **Electrical Characteristics (Cont.)**

Unless otherwise noted these specifications apply over full temperature  $V_{DD} = 5V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)

| Symbol    | Parameter                                                                               | Parameter Test Conditions                                                                                              |      | APA3012              |      |      |
|-----------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|----------------------|------|------|
| Symbol    | Falameter                                                                               | Test conditions                                                                                                        | Min. | Тур.                 | Max. | Unit |
| OPERATING | OPERATING CHARACTERISTICS, V <sub>DD</sub> =2V,T <sub>A</sub> =25°C, R <sub>L</sub> =8W |                                                                                                                        |      |                      |      |      |
|           |                                                                                         | $\begin{array}{l} THD+N=1\%, \ f_{in}=1 kHz, \\ R_{L}=3\Omega \\ R_{L}=4\Omega \\ R_{L}=8\Omega \end{array}$           | -    | 0.36<br>0.32<br>0.21 | -    |      |
| Po        | Output Power                                                                            | THD+N=10%, f <sub>in</sub> =1kHz,<br>R <sub>L</sub> =3Ω<br>R <sub>L</sub> =4Ω<br>R <sub>L</sub> =8Ω                    | -    | 0.46<br>0.4<br>0.25  | -    | W    |
| THD+N     | Total Harmonic Distortion Plus Noise                                                    | f <sub>in</sub> =1kHz,<br>Po=0.26W, R <sub>L</sub> =3Ω<br>Po=0.23W, R <sub>L</sub> =4Ω<br>Po=0.15W, R <sub>L</sub> =8Ω | -    | 0.15<br>0.15<br>0.04 | -    | %    |

# **Pin Description**

| P      | IN  | 1/0 | FUNCTION                                                                             |  |
|--------|-----|-----|--------------------------------------------------------------------------------------|--|
| NAME   | NO. | 1/0 | FONCTION                                                                             |  |
| SD     | 1   | I   | Shutdown mode control signal input, place entire IC in shutdown mode when held high. |  |
| BYPASS | 2   | I   | Bypass pin.                                                                          |  |
| INP    | 3   | I   | INP is the non-inverting input. INP is typically tied to the Bypass terminal.        |  |
| INN    | 4   | I   | INN is the inverting input. INN is typically used as the audio input terminal.       |  |
| VOP    | 5   | 0   | VOP is the positive BTL output.                                                      |  |
| VDD    | 6   | -   | Supply voltage input pin.                                                            |  |
| GND    | 7   | -   | Ground connection for circuitry.                                                     |  |
| VON    | 8   | 0   | VON is the negative BTL output.                                                      |  |



## **Block Diagram**



Copyright  $\circledcirc$  ANPEC Electronics Corp. Rev. A.2 - Dec., 2008



# **Typical Application Circuit**





Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008 www.anpec.com.tw





### **Typical Operating Characteristics**

Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008

Output Power (W)





www.anpec.com.tw





### **Typical Operating Characteristics (Cont.)**

Output Power (W) THD+N vs. Frequency

 $f_{in} = 20 \text{kHz}$ 

THD+N vs. Output Power

 $f_{in} = 20Hz$ 

= 1kHz

t<sub>in</sub>=

100m

10

0.1

0.01 L\_\_\_\_ 10m

 $V_{DD}=5V$  $A_V=6dB$  $R_L=8\Omega$ 



THD+N vs. Output Power





0.01 0.03 0.6 0.9 1.2 1.5

Rev. A.2 - Dec., 2008

8



THD+N vs. Output Power



### **Typical Operating Characteristics (Cont.)**

Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008



Output Power (W)

9

www.anpec.com.tw



10k 20k

20k

10k

10k 20k



## **Typical Operating Characteristics (Cont.)**

Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008





# **Typical Operating Characteristics (Cont.)**









Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008



Input Capacitor vs. Frequency Response



Shutdown Attenuation vs. Frequency



www.anpec.com.tw



10k 20k

1k

Frequency (Hz)

R<sub>1</sub>=3Ω

 $R_L = 4\Omega$ 

Output Power(W)

3.0

Supply Voltage(V)

4.0



### **Typical Operating Characteristics (Cont.)**

Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008



6.0

5.0





## **Typical Operating Characteristics (Cont.)**

4.0 A<sub>v</sub>=6dB  $R_L = 3\Omega$  $f_{in} = 1 \text{ kHz}$ 3.5 ₿W<80kHz Output Power (W) 3.0 2.5 THD+N=10% 2.0 THD+N=1% 1.5 1.0 0.5 0.0<u>1.8</u>2.2 2.6 3.0 3.4 3.8 4.2 4.6 5.0 5.45.6 Supply Voltage(V)

Supply Voltage vs. Output Power

Supply Voltage vs. Output Power



Supply Voltage vs. Output Power



Copyright © ANPEC Electronics Corp. Rev. A.2 - Dec., 2008



### **Application Information**

#### **BTL Operation**

The APA3012 output stage (power amplifier) has two pairs of operational amplifiers internally, allowed for different amplifier configurations.



Figure 1. APA3012 Internal Power Amplifier Configuration

The power amplifier's OP1 gain is setting by  $R_i$  and  $R_f$  while the second amplifier OP2 is internally fixed in a unity-gain, inverting configuration. Figure 1 shows that the output of OP1 is connected to the input to OP2, which results in the output signals of with both amplifiers with identical in magnitude but out of phase 180°. Consequently, the differential gain for each channel is 2 x (Gain of SE mode).

By driving the load differentially through outputs OUTP and OUTN, an amplifier configuration commonly referred to bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to the ground.

A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus, doubling the output swing for a specified supply voltage.

When under the same conditions, a BTL amplifier has four times the output power of a SE amplifier. A BTL configuration, such as the one used in APA3012, also creates a second advantage over SE amplifiers. Since the differential outputs, OUTP and OUTN are biased at half-supply, and it is not necessary for DC voltage to be across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, SE configuration.

#### Input Resistance, R,

The gain for audio input of the APA3012 is set by the external resistors ( $R_i$  and  $R_i$ ).

$$BTL Gain = -2 \times \frac{R_{f}}{R_{i}}$$
(1)

BTL mode operation brings the factor of 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. The input resistance will affect the low frequency performance of audio signal.

#### Input Capacitor, C<sub>i</sub>

In the typical application, an input capacitor, C<sub>i</sub>, is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case, C<sub>i</sub> and the input impedance R<sub>i</sub> (20kΩ) form a high-pass filter with the corner frequency determined in the following equation :

$$f_{\rm c}(\text{highpass}) = \frac{1}{2\pi x 20 k \Omega x C_{\rm i}}$$
(2)

The value of C<sub>i</sub> is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where R<sub>i</sub> is  $20k\Omega$  and the specification calls for a flat bass response down to 50Hz. Equation is reconfigured as below :

$$C_{i} = \frac{1}{2\pi x 20 k \Omega x f_{C}}$$
(3)

When input resistance is considered, the C<sub>i</sub> is 0.16µF, so a value in the range of 0.22µF to 1.0µF would be chosen. A further consideration for this capacitor is the leakage path from the input source through the input network (R<sub>i</sub>+R<sub>i</sub>, C<sub>i</sub>) to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason, a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held at  $V_{DD}/2$ , which is likely higher than the source DC level. Please note that it is important to confirm the capacitor polarity in the application.



### **Application Information (Cont.)**

#### Effective Bypass Capacitor, C<sub>B</sub>

As other power amplifiers, proper supply bypassing is critical for low noise performance and high power supply rejection.

The capacitors located on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger bypass capacitor will improve PSRR due to increased supply stability. Typical applications employ a 5V regulator with  $1.0\mu$ F and a  $0.1\mu$ F bypass capacitor as supply filtering. This does not eliminate the need for bypassing the supply nodes of the APA3012. The selection of bypass capacitors, especially C<sub>B</sub>, is thus dependent upon desired PSRR requirements, click and pop performance.

To avoid the start-up pop noise occurred, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation (4) should be maintained.

$$\frac{1}{C_{\rm B} \times 125 \mathrm{k}\Omega} \ll \frac{1}{20 \mathrm{k}\Omega \times C_{\rm i}} \tag{4}$$

The bypass capacitor is fed thru from a 125k $\Omega$  resistor inside the amplifier and the 40k $\Omega$  is maximum input resistance of (R<sub>i</sub>+ R<sub>i</sub>). Bypass capacitor, C<sub>B</sub>, values of 1µF to 4.7µF ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance. The bypass capacitance also effects to the start-up time. It is determined in the following equation :

Tstart up = 5 x ( $C_{_{\rm B}}$  x 125k $\Omega$ ) (5)

#### Power Supply Decoupling, Cs

The APA3012 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents the oscillations causing by long lead length between the amplifier and the speaker. The optimum decoupling is achieved by using two different type capacitors that target on different type of noise on the power supply leads.

For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance(ESR) ceramic capacitor, typically 0.1 $\mu$ F placed as close as possible to the device V<sub>DD</sub> lead works best. For filtering lowerfrequency noise signals, a large aluminum electrolytic capacitor of 10 $\mu$ F or greater placed near the audio power amplifier is recommended.

#### **Optimizing Depop Circuitry**

Circuitry has been included in the APA3012 to minimize the amount of popping noise at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate clicks and pops, all capacitors must be fully discharged before turn-on. Rapid on/off switching of the device or the shutdown function will cause the click and pop circuitry.

The value of  $C_i$  will also affect turn-on pops. (Refer to Effective Bypass Capacitance) The bypass voltage ramp up should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of  $C_B$  can be changed to alter the device turn-on time and the amount of clicks and pops. By increasing the value of  $C_B$ , turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the size of  $C_B$  and the turn-on time.

A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. So, it is advantageous to use low-gain configurations.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the APA3012 contains a shutdown pin to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when a logic high is placed on the SHUT-DOWN pin. The trigger point between a logic high and logic low level is typically 1.6V. It is best to switch between the ground and the supply  $V_{DD}$  to provide maximum device performance.

By switching the SHUTDOWN pin to high, the amplifier enters a low-current state,  $I_{DD}$ < 1µA. APA3012 is in shutdown mode. On normal operating, SHUTDOWN pin pulls to a low level to keep the IC out of the shutdown mode. The SHUTDOWN pin should be tied to a definite voltage to avoid unwanted state changing.

#### **BTL Amplifier Efficiency**

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load.



### Application Information (Cont.)

#### **BTL Amplifier Efficiency (Cont.)**

The following equations are the basis for calculating amplifier efficiency.

$$Efficiency = \frac{P_{O}}{P_{SUP}}$$
(6)

Where:

$$P_{O} = \frac{V_{rms} \times V_{rms}}{R_{L}} = \frac{V_{P} \times V_{P}}{2R_{L}}$$
(7)

$$V_{\rm rms} = \frac{V_{\rm P}}{\sqrt{2}} \tag{8}$$

$$\mathsf{P}_{\mathsf{SUP}} = \mathsf{V}_{\mathsf{DD}} \times \mathsf{I}_{\mathsf{DDAVG}} = \mathsf{V}_{\mathsf{DD}} \times \frac{2\mathsf{V}_{\mathsf{P}}}{\pi\mathsf{R}_{\mathsf{L}}}$$
(9)

Efficiency of a BTL configuration :

$$\frac{P_{O}}{P_{SUP}} = \left(\frac{V_{P} \times V_{P}}{2R_{L}}\right) / \left(V_{DD} \times \frac{2V_{P}}{\pi R_{L}}\right) = \frac{\pi V_{P}}{4V_{DD}}$$
(10)

Table 1 calculates efficiencies for four different output power levels.

Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range.

Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design.

A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible.

Note that in equation,  $V_{_{DD}}$  is in the denominator. This indicates that as V<sub>nn</sub> goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application.

| Po (W) | Efficiency (%) | I <sub>DD</sub> (A) | V <sub>PP</sub> (V) | P <sub>□</sub> (W) |
|--------|----------------|---------------------|---------------------|--------------------|
| 0.25   | 31.25          | 0.16                | 2.00                | 0.55               |
| 0.50   | 47.62          | 0.21                | 2.83                | 0.55               |
| 1.00   | 66.67          | 0.30                | 4.00                | 0.5                |
| 1.25   | 78.13          | 0.32                | 4.47                | 0.35               |

\*\* High peak voltages cause the THD to increase. Table 1. Efficiency Vs Output Power in 5-V/8Ω BTL

Copyright © ANPEC Electronics Corp.

#### **Power Dissipation**

In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus, the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode.

BTL mode : 
$$P_{D,MAX} = \frac{4V_{DD}^2}{2\pi^2 R_L}$$
 (11)

Even with this substantial increase in power dissipation, the APA3012 does not require extra heatsink. The power dissipation from equation11, assuming a 5V-power supply and an  $8\Omega$  load, must not be greater than the power dissipation that results from the equation12 :

$$P_{D,MAX} = \frac{T_{J,MAX} \times T_A}{\theta_{JA}}$$
(12)

For MSOP-8P package with thermal pad, the thermal resistance  $(\theta_{IA})$  is equal to 50°C/W.

Since the maximum junction temperature  $(T_{IMAX})$  of APA3012 is 150°C and the ambient temperature  $(T_{A})$  is defined by the power system design, the maximum power dissipation which the IC package is able to handle can be obtained from equation11.

Once the power dissipation is greater than the maximum limit ( $P_{DMAX}$ ), either the supply voltage ( $V_{DD}$ ) must be decreased, the load impedance (R,) must be increased or the ambient temperature should be reduced.

#### **Thermal Pad Consideration**

The thermal pad must be connected to the ground. The package with thermal pad of the APA3012 requires special attention on thermal design. If the thermal design issues are not properly addressed, the APA3012 4 $\Omega$  will go into thermal shutdown when driving a  $4\Omega$  load.

The thermal pad on the bottom of the APA3012 should be soldered down to a copper pad on the circuit board. Heat can be conducted away from the thermal pad through the copper plane to ambient. If the copper plane is not on the top surface of the circuit board, 8 to 12 vias of 15 mil or smaller in diameter should be used to thermally couple the thermal pad to the bottom plane.

For good thermal conduction, the vias must be plated through and solder filled. The copper plane used to conduct heat away from the thermal pad should be as large as practical.

Rev. A.2 - Dec., 2008

Systems.



# **Application Information (Cont.)**

#### **Thermal Pad Consideration (Cont.)**

If the ambient temperature is higher than 25°C, a larger copper plane or forced-air cooling will be required to keep the APA3012 junction temperature below the thermal shutdown temperature (150°C). In higher ambient temperature, higher airflow rate and/or larger copper area will be required to keep the IC out of thermal shutdown.



MSOP-8P Land Pattern Recommendation



SOP-8P Land Pattern Recommendation

#### Thermal Consideration

Linear power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. To calculate maximum ambient temperatures, refer the **"Power Dissipation vs. Output Power"** graphs. Given  $\theta_{JA}$ , the maximum allowable junction temperature ( $T_{JMAX}$ ), and the total internal dissipation ( $P_D$ ), the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the APA3012 is 150°C. The internal dissipation figures are taken from the **Power Dissipation vs. Output Power** graphs.

$$T_{AMax} = T_{JMax} - \theta_{JA} P_{D}$$
 (13)  
150 - 50(1.3) = 85°C

The APA3012 is designed with a thermal shutdown protection that turns the device off when the junction temperature surpasses 150°C to prevent damaging the IC.



### Package Information

SOP-8P



SOP-8P SYMBOL MILLIMETERS INCHES MIN. MAX. MIN. MAX. А 1.60 0.063 0.15 0.000 0.006 A1 0.00 0.049 A2 1.25 b 0.012 0.020 0.31 0.51 0.007 0.010 0.17 0.25 С D 4.80 5.00 0.189 0.197 D1 0.098 0.138 2.25 3.50 Е 5.80 6.20 0.228 0.244 E1 0.150 0.157 3.80 4.00 E2 0.079 0.118 2.00 3.00 е 1.27 BSC 0.050 BSC 0.010 0.25 0.50 0.020 h L 0.40 0.016 0.050 1.27 0° θ 0° 8º **8**°

Note : 1. Follow JEDEC MS-012 BA.

2. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 6 mil per side .

3. Dimension "E" does not include inter-lead flash or protrusions.

Inter-lead flash and protrusions shall not exceed 10 mil per side.

# APA3012



### **Package Information**

MSOP-8P



| S                | MSOP-8P  |             |       |       |  |
|------------------|----------|-------------|-------|-------|--|
| S<br>Y<br>M<br>B | MILLIM   | MILLIMETERS |       | HES   |  |
| P                | MIN.     | MAX.        | MIN.  | MAX.  |  |
| A                |          | 1.10        |       | 0.043 |  |
| A1               | 0.00     | 0.15        | 0.000 | 0.006 |  |
| A2               | 0.75     | 0.95        | 0.030 | 0.037 |  |
| b                | 0.22     | 0.38        | 0.009 | 0.015 |  |
| с                | 0.08     | 0.23        | 0.003 | 0.009 |  |
| D                | 2.90     | 3.10        | 0.114 | 0.122 |  |
| D1               | 1.50     | 2.50        | 0.059 | 0.098 |  |
| E                | 4.70     | 5.10        | 0.185 | 0.201 |  |
| E1               | 2.90     | 3.10        | 0.114 | 0.122 |  |
| E2               | 1.50     | 2.50        | 0.059 | 0.098 |  |
| е                | 0.65 BSC |             | 0.02  | 6 BSC |  |
| L                | 0.40     | 0.80        | 0.016 | 0.031 |  |
| θ                | 0°       | 8°          | 0°    | 8°    |  |

Note: 1. Follow JEDEC MO-187 AA-T

- 2. Dimension " D " does not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not flash or protrusions.
- 3. Dimension " E1 " does not include inter-lead flash or protrusions. Inter-lead flash and protrusions shall not exceed 6 mil per side.



# **Carrier Tape & Reel Dimensions**



| Application | Α                  | Н                  | T1                 | С                  | d        | D                 | W                  | E1                 | F                  |
|-------------|--------------------|--------------------|--------------------|--------------------|----------|-------------------|--------------------|--------------------|--------------------|
|             | 330.0 ±<br>2.00    | 50 MIN.            | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 5.5 <b>±</b> 0.05  |
| SOP-8P      | P0                 | P1                 | P2                 | D0                 | D1       | Т                 | A0                 | B0                 | K0                 |
|             | 4.0 <b>±</b> 0.10  | 8.0 <b>±</b> 0.10  | 2.0 <b>±</b> 0.05  | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 6.40 <b>±</b> 0.20 | 5.20 ±0.20         | 2.10 <b>±</b> 0.20 |
| Application | Α                  | Н                  | T1                 | С                  | d        | D                 | W                  | E1                 | F                  |
|             | 330.0 ± 2.00       | 50 MIN.            | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 5.5 <b>±</b> 0.05  |
| MSOP-8P     | P0                 | P1                 | P2                 | D0                 | D1       | Т                 | A0                 | B0                 | K0                 |
|             | 4.00 <b>±</b> 0.10 | 8.00 <b>±</b> 0.10 | 2.00 <b>±</b> 0.05 | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 5.30 <b>±</b> 0.20 | 3.30 <b>±</b> 0.20 | 1.40 ±0.20         |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| SOP-8P       | Tape & Reel | 2500     |
| MSOP-8P      | Tape & Reel | 3000     |



# **Taping Direction Information**

#### SOP-8P





MSOP-8P



# APA3012



### Reflow Condition (IR/Convection or VPR Reflow)



# **Reliability Test Program**

| Test item     | Method              | Description                   |
|---------------|---------------------|-------------------------------|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 sec                  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT           | JESD-22-B, A102     | 168 Hrs, 100%RH, 121°C        |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |

# **Classification Reflow Profiles**

| Profile Feature                                                                       | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|---------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate<br>(T <sub>L</sub> to T <sub>P</sub> )                           | 3°C/second max.                  | 3°C/second max.                  |
| - Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts)    | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> ) | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                  | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                    | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                        | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                         | 6 minutes max.                   | 8 minutes max.                   |

Notes: All temperatures refer to topside of the package. Measured on the body surface.



### **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|-------------------|--------------------------------|--------------------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                                |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                                |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness                                                                                               | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm                                                                                                         | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |
| 1.6 mm – 2.5 mm                                                                                                 | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |
| ≥2.5 mm                                                                                                         | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |
| * Tolerance: The device manufacturer/supplier shall assure process compatibility up to and including the stated |                                |                                    |                                 |

Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838