### Features

- High-performance and Low-power AVR<sup>®</sup> 8-bit RISC Architecture
  - 118 Powerful Instructions Most Single Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Up to 8 MIPS Throughput at 8 MHz
- Data and Nonvolatile Program Memory
  - 2K/4K Bytes of In-System Programmable Flash Endurance 1,000 Write/Erase Cycles
  - 128 Bytes of SRAM
  - 128/256 Bytes of In-System Programmable EEPROM Endurance: 100,000 Write/Erase Cycles
  - Programming Lock for Flash Program and EEPROM Data Security
- Peripheral Features
  - One 8-bit Timer/Counter with Separate Prescaler
  - Expanded 16-bit Timer/Counter with Separate Prescaler, Compare, Capture Modes and 8-, 9- or 10-bit PWM
  - Compare, Capture modes and 8-, 9- or 10-r
  - On-chip Analog Comparator
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - Programmable UART
  - 6-channel, 10-bit ADC
  - Master/Slave SPI Serial Interface
- Special Microcontroller Features
  - Brown-Out Reset Circuit
  - Enhanced Power-on Reset Circuit
  - Low-Power Idle and Power Down Modes
  - External and Internal Interrupt Sources
- Specifications
  - Low-power, High-speed CMOS Process Technology
  - Fully Static Operation
- Power Consumption at 4 MHz, 3V, 25°C
  - Active: 3.4 mA
  - Idle Mode: 1.4 mA
  - Power Down Mode: <1 μA</li>
- I/O and Packages
  - 20 Programmable I/O Lines
  - 28-pin PDIP and 32-pin TQFP
- Operating Voltage
  - 2.7V 6.0V (AT90LS2333 and AT90LS4433)
  - 4.0V 6.0V (AT90S2333 and AT90S4433)
- Speed Grades
  - 0 4 MHz (AT90LS2333 and AT90LS4433)
  - 0 8 MHz (AT90S2333 and AT90S4433)

## **Pin Configurations**

#### **TQFP** Top View



|              |    |    | 1            |
|--------------|----|----|--------------|
| RESET [      | 1  | 28 | 🗆 PC5 (ADC5) |
| (RXD) PD0 🗆  | 2  | 27 | □ PC4 (ADC4) |
| (TXD) PD1 🗆  | 3  | 26 | PC3 (ADC3)   |
| (INT0) PD2 🗆 | 4  | 25 | DPC2 (ADC2)  |
| (INT1) PD3 🗆 | 5  | 24 | DPC1 (ADC1)  |
| (T0) PD4 🗆   | 6  | 23 | DPC0 (ADC0)  |
|              | 7  | 22 | 🗆 AGND       |
| GND 🗆        | 8  | 21 | 🗆 AREF       |
| XTAL1 🗆      | 9  | 20 | AVCC         |
| XTAL2 🗆      | 10 | 19 | 🗆 PB5 (SCK)  |
| (T1) PD5 🗆   | 11 | 18 | 🗆 PB4 (MISO) |
| (AIN0) PD6 🗆 | 12 | 17 | 🗆 PB3 (MOSI) |
| (AIN1) PD7 🗆 | 13 | 16 | □ PB2 (SS)   |
| (ICP) PB0 🗆  | 14 | 15 | □ PB1 (OC1)  |
|              |    |    | ]            |

PDIP



AMEL

8-bit **AVR**<sup>®</sup> Microcontroller with 2K/4K bytes In-System Programmable Flash

AT90S2333 AT90LS2333 AT90S4433 AT90LS4433

# Preliminary

Rev. 1042DS-04/99

Note: This is a summary document. For the complete 103 page document, please visit our Web site at www.atmel.com or e-mail at literature@atmel.com and request literature #1042D.



### Description

The AT90S2333/4433 is a low-power CMOS 8-bit microcontroller based on the AVR RISC architecture. By executing powerful instructions in a single clock cycle, the AT90S2333/4433 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The AT90S2333/4433 provides the following features: 2K/4K bytes of In-System Programmable Flash, 128/256 bytes EEPROM, 128 bytes SRAM, 20 general purpose I/O lines, 32 general purpose working registers, two flexible timer/counters with compare modes, internal and external interrupts, a programmable serial UART, 6-channel, 10-bit ADC, programmable Watchdog Timer with internal oscillator, an SPI serial port and two software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, timer/counters, SPI port and interrupt system to continue function-ing. The Power Down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next interrupt or hardware reset.

The device is manufactured using Atmel's high density nonvolatile memory technology. The on-chip Flash program memory can be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining a RISC 8-bit CPU with In-System Programmable Flash on a monolithic chip, the Atmel AT90S2333/4433 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The AT90S2333/4433 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

| Device     | Flash | EEPROM | SRAM | Voltage Range | Frequency |
|------------|-------|--------|------|---------------|-----------|
| AT90S2333  | 2K    | 128B   | 128B | 4.0V - 6.0V   | 0 - 8 MHz |
| AT90LS2333 | 2K    | 128B   | 128B | 2.7V - 6.0V   | 0 - 4 MHz |
| AT90S4433  | 4K    | 256B   | 128B | 4.0V - 6.0V   | 0 - 8 MHz |
| AT90LS4433 | 4K    | 256B   | 128B | 2.7V - 6.0V   | 0 - 4 MHz |

#### Table 1. Comparison Table

# AT90S/LS2333 and AT90S/LS4433

### **Block Diagram**









### **Pin Descriptions**

#### vcc

Supply voltage

### GND

Ground

### Port B (PB5..PB0)

Port B is a 6-bit bi-directional I/O port with internal pullup resistors. The Port B output buffers can sink 20 mA. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated.

Port B also serves the functions of various special features of the AT90S2333/4433.

The port B pins are tristated when a reset condition becomes active, even if the clock is not running.

### Port C (PC5..PC0)

Port C is a 6-bit bi-directional I/O port with internal pullup resistors. The Port C output buffers can sink 20 mA. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. Port C also serves as the analog inputs to the A/D Converter.

The port C pins are tristated when a reset condition becomes active, even if the clock is not running.

### Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated.

Port D also serves the functions of various special features of the AT90S2333/4433.

The port D pins are tristated when a reset condition becomes active, even if the clock is not running.

### RESET

Reset input. An external reset is generated by a low level on the RESET pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset.

### XTAL1

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

### XTAL2

Output from the inverting oscillator amplifier

### AVCC

This is the supply voltage pin for the A/D Converter. It should be externally connected to  $V_{CC}$  via a low-pass filter. See Datasheet for details on operation of the ADC.

### AREF

This is the analog reference input for the A/D Converter. For ADC operations, a voltage in the range 2.7V to AVCC must be applied to this pin.

### AGND

If the board has a separate analog ground plane, this pin should be connected to this ground plane. Otherwise, connect to GND.

#### 4

# AT90S/LS2333 and AT90S/LS4433

## **Architectural Overview**

The fast-access register file concept contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one Arithmetic Logic Unit (ALU) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file - in one clock cycle.

Six of the 32 registers can be used as three 16-bits indirect address register pointers for Data Space addressing - enabling efficient address calculations. One of the three address pointers is also used as the address pointer for the constant table look up function. These added function registers are the 16-bits X-register, Y-register and Z-register.

The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 2 shows the AT90S2333/4433 AVR RISC microcontroller architecture.

In addition to the register operation, the conventional memory addressing modes can be used on the register file as well. This is enabled by the fact that the register file is assigned the 32 lowermost Data Space addresses (\$00 - \$1F), allowing them to be accessed as though they were ordinary memory locations.









The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, Timer/Counters, A/D-converters, and other I/O functions. The I/O Memory can be accessed directly, or as the Data Space locations following those of the register file, \$20 - \$5F.

The AVR uses a Harvard architecture concept - with separate memories and buses for program and data. The program memory is executed with a two stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle.

The program memory is In-System Programmable Flash memory.

With the relative jump and call instructions, the whole 1K/2K word address space is directly accessed. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction.

During interrupts and subroutine calls, the return address program counter (PC) is stored on the stack. The stack is effectively allocated in the general data SRAM, and consequently the stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the reset routine (before subroutines or interrupts are executed). The 8-bit stack pointer SP is read/write accessible in the I/O space.

The 128 bytes data SRAM can be easily accessed through the five different addressing modes supported in the AVR architecture.

The memory spaces in the AVR architecture are all linear and regular memory maps.

Figure 3. AT90S2333/4433 Memory Maps



A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the status register. All the different interrupts have a separate interrupt vector in the interrupt vector table at the beginning of the program memory. The different interrupts have priority in accordance with their interrupt vector position. The lower the interrupt vector address, the higher the priority.

# AT90S/LS2333 and AT90S/LS4433

# AT90S/LS2333 and AT90S/LS4433

## **Register Summary**

| Address                                                                                                                                                                                                                                                                                                                                               | Name                                                                                                                                                                                               | Bit 7                                                                                       | Bit 6                                                                                           | Bit 5                                                                                                    | Bit 4                                                                                                 | Bit 3                                                                                                            | Bit 2                                                                                                                                | Bit 1                                                                                                                             | Bit 0                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| \$3F (\$5F)                                                                                                                                                                                                                                                                                                                                           | SREG                                                                                                                                                                                               | I                                                                                           | Т                                                                                               | Н                                                                                                        | S                                                                                                     | V                                                                                                                | N                                                                                                                                    | Z                                                                                                                                 | С                                                                                                                                          |
| \$3E (\$5E)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           | -                                                                                           | -                                                                                               | -                                                                                                        | -                                                                                                     | -                                                                                                                | -                                                                                                                                    | -                                                                                                                                 | -                                                                                                                                          |
| \$3D (\$5D)                                                                                                                                                                                                                                                                                                                                           | SP                                                                                                                                                                                                 | SP7                                                                                         | SP6                                                                                             | SP5                                                                                                      | SP4                                                                                                   | SP3                                                                                                              | SP2                                                                                                                                  | SP1                                                                                                                               | SP0                                                                                                                                        |
| \$3C (\$5C)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             | 1                                                                                               |                                                                                                          |                                                                                                       | 1                                                                                                                |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$3B (\$5B)                                                                                                                                                                                                                                                                                                                                           | GIMSK                                                                                                                                                                                              | INT1                                                                                        | INT0                                                                                            | -                                                                                                        | -                                                                                                     | -                                                                                                                | -                                                                                                                                    | -                                                                                                                                 | -                                                                                                                                          |
| \$3A (\$5A)                                                                                                                                                                                                                                                                                                                                           | GIFR                                                                                                                                                                                               | INTF1                                                                                       | INTFO                                                                                           |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$39 (\$59)                                                                                                                                                                                                                                                                                                                                           | TIMSK                                                                                                                                                                                              | TOIE1                                                                                       | OCIE1                                                                                           | -                                                                                                        | -                                                                                                     | TICIE1                                                                                                           | -                                                                                                                                    | TOIE0                                                                                                                             | -                                                                                                                                          |
| \$38 (\$58)                                                                                                                                                                                                                                                                                                                                           | TIFR                                                                                                                                                                                               | TOV1                                                                                        | OCF1                                                                                            | -                                                                                                        | -                                                                                                     | ICF1                                                                                                             | -                                                                                                                                    | TOVO                                                                                                                              | -                                                                                                                                          |
| \$37 (\$57)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           | 1011                                                                                        | 0011                                                                                            |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      | 1000                                                                                                                              |                                                                                                                                            |
| \$36 (\$56)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$35 (\$55)                                                                                                                                                                                                                                                                                                                                           | MCUCR                                                                                                                                                                                              |                                                                                             |                                                                                                 | SE                                                                                                       | SM                                                                                                    | ISC11                                                                                                            | ISC10                                                                                                                                | ISC01                                                                                                                             | ISC00                                                                                                                                      |
| \$34 (\$54)                                                                                                                                                                                                                                                                                                                                           | MCUSR                                                                                                                                                                                              | -                                                                                           |                                                                                                 | 52                                                                                                       | Sivi                                                                                                  | WDRF                                                                                                             | BORF                                                                                                                                 | EXTRF                                                                                                                             | PORF                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                       | TCCR0                                                                                                                                                                                              | -                                                                                           | -                                                                                               | -                                                                                                        | -                                                                                                     |                                                                                                                  | CS02                                                                                                                                 | CS01                                                                                                                              | CS00                                                                                                                                       |
| \$33 (\$53)                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                    | -                                                                                           | -                                                                                               | -                                                                                                        | -                                                                                                     | -                                                                                                                | CS02                                                                                                                                 | CS01                                                                                                                              | C500                                                                                                                                       |
| \$32 (\$52)                                                                                                                                                                                                                                                                                                                                           | TCNT0                                                                                                                                                                                              | Timer/Counte                                                                                | eru (8 Bits)                                                                                    |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$31 (\$51)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$30 (\$50)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             | I                                                                                               |                                                                                                          |                                                                                                       | 1                                                                                                                | r                                                                                                                                    | I                                                                                                                                 |                                                                                                                                            |
| \$2F (\$4F)                                                                                                                                                                                                                                                                                                                                           | TCCR1A                                                                                                                                                                                             | COM11                                                                                       | COM10                                                                                           | -                                                                                                        | -                                                                                                     | -                                                                                                                | -                                                                                                                                    | PWM11                                                                                                                             | PWM10                                                                                                                                      |
| \$2E (\$4E)                                                                                                                                                                                                                                                                                                                                           | TCCR1B                                                                                                                                                                                             | ICNC1                                                                                       | ICES1                                                                                           | -                                                                                                        | -                                                                                                     | CTC1                                                                                                             | CS12                                                                                                                                 | CS11                                                                                                                              | CS10                                                                                                                                       |
| \$2D (\$4D)                                                                                                                                                                                                                                                                                                                                           | TCNT1H                                                                                                                                                                                             |                                                                                             | r1 - Counter Reg                                                                                |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$2C (\$4C)                                                                                                                                                                                                                                                                                                                                           | TCNT1L                                                                                                                                                                                             |                                                                                             | r1 - Counter Reg                                                                                |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$2B (\$4B)                                                                                                                                                                                                                                                                                                                                           | OCR1H                                                                                                                                                                                              |                                                                                             |                                                                                                 | oare Register Hig                                                                                        |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$2A (\$4A)                                                                                                                                                                                                                                                                                                                                           | OCR1L                                                                                                                                                                                              | Timer/Counte                                                                                | r1 - Output Com                                                                                 | oare Register Low                                                                                        | / Byte                                                                                                |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$29 (\$49)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$28 (\$48)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$27 (\$47)                                                                                                                                                                                                                                                                                                                                           | ICR1H                                                                                                                                                                                              | Timer/Counte                                                                                | r1 - Input Captur                                                                               | e Register High B                                                                                        | vte                                                                                                   |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$26 (\$46)                                                                                                                                                                                                                                                                                                                                           | ICR1L                                                                                                                                                                                              |                                                                                             |                                                                                                 | e Register Low By                                                                                        |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$25 (\$45)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          | ,                                                                                                     |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$24 (\$44)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$23 (\$43)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$22 (\$42)                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                    |                                                                                             |                                                                                                 | 1                                                                                                        | WDTOF                                                                                                 | MDE                                                                                                              | MDDO                                                                                                                                 |                                                                                                                                   | 14/DD0                                                                                                                                     |
| \$21 (\$41)                                                                                                                                                                                                                                                                                                                                           | WDTCR                                                                                                                                                                                              | -                                                                                           | -                                                                                               | -                                                                                                        | WDTOE                                                                                                 | WDE                                                                                                              | WDP2                                                                                                                                 | WDP1                                                                                                                              | WDP0                                                                                                                                       |
| \$20 (\$40)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$1F (\$3F)                                                                                                                                                                                                                                                                                                                                           | Reserved                                                                                                                                                                                           |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$1E (\$3E)                                                                                                                                                                                                                                                                                                                                           | EEAR                                                                                                                                                                                               |                                                                                             | dress Register                                                                                  |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
| \$1D (\$3D)                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                    |                                                                                             |                                                                                                 |                                                                                                          |                                                                                                       |                                                                                                                  |                                                                                                                                      |                                                                                                                                   |                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                       | EEDR                                                                                                                                                                                               | EEPROM Da                                                                                   | ta Register                                                                                     | 1                                                                                                        |                                                                                                       | n                                                                                                                |                                                                                                                                      | 1                                                                                                                                 |                                                                                                                                            |
| \$1C (\$3C)                                                                                                                                                                                                                                                                                                                                           | EECR                                                                                                                                                                                               | EEPROM Da                                                                                   | ta Register<br>-                                                                                | -                                                                                                        | -                                                                                                     | EERIE                                                                                                            | EEMWE                                                                                                                                | EEWE                                                                                                                              | EERE                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                    | EEPROM Da                                                                                   | ta Register<br>-                                                                                | -                                                                                                        | -                                                                                                     | EERIE                                                                                                            | EEMWE                                                                                                                                | EEWE                                                                                                                              | EERE                                                                                                                                       |
| \$1C (\$3C)                                                                                                                                                                                                                                                                                                                                           | EECR                                                                                                                                                                                               | EEPROM Da                                                                                   | ta Register<br>-                                                                                | -                                                                                                        | -                                                                                                     | EERIE                                                                                                            | EEMWE                                                                                                                                | EEWE                                                                                                                              | EERE                                                                                                                                       |
| \$1C (\$3C)<br>\$1B (\$3B)                                                                                                                                                                                                                                                                                                                            | EECR<br>Reserved                                                                                                                                                                                   | EEPROM Da                                                                                   |                                                                                                 | -                                                                                                        | -                                                                                                     | EERIE                                                                                                            | EEMWE                                                                                                                                | EEWE                                                                                                                              | EERE                                                                                                                                       |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)                                                                                                                                                                                                                                                                                                             | EECR<br>Reserved<br>Reserved                                                                                                                                                                       | EEPROM Da                                                                                   |                                                                                                 | -<br>PORTB5                                                                                              | -<br>PORTB4                                                                                           | EERIE<br>PORTB3                                                                                                  | EEMWE<br>PORTB2                                                                                                                      | EEWE<br>PORTB1                                                                                                                    |                                                                                                                                            |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)                                                                                                                                                                                                                                                                               | EECR<br>Reserved<br>Reserved<br>Reserved                                                                                                                                                           | EEPROM Da                                                                                   |                                                                                                 | -<br>PORTB5<br>DDB5                                                                                      | -<br>PORTB4<br>DDB4                                                                                   |                                                                                                                  |                                                                                                                                      |                                                                                                                                   | EERE<br>PORTBO<br>DDB0                                                                                                                     |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)                                                                                                                                                                                                                                                                | EECR<br>Reserved<br>Reserved<br>Reserved<br>PORTB                                                                                                                                                  | EEPROM Da                                                                                   |                                                                                                 |                                                                                                          |                                                                                                       | PORTB3                                                                                                           | PORTB2                                                                                                                               | PORTB1                                                                                                                            | PORTBO                                                                                                                                     |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)                                                                                                                                                                                                                                                 | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB                                                                                                                                              | -<br>-<br>-                                                                                 | -<br>-<br>-                                                                                     | DDB5<br>PINB5                                                                                            | DDB4<br>PINB4                                                                                         | PORTB3<br>DDB3<br>PINB3                                                                                          | PORTB2<br>DDB2<br>PINB2                                                                                                              | PORTB1<br>DDB1<br>PINB1                                                                                                           | PORTBO<br>DDB0<br>PINB0                                                                                                                    |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)                                                                                                                                                                                                                                  | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC                                                                                                                                     | -<br>-<br>-                                                                                 | -<br>-<br>-                                                                                     | DDB5<br>PINB5<br>PORTC5                                                                                  | DDB4<br>PINB4<br>PORTC4                                                                               | PORTB3<br>DDB3<br>PINB3<br>PORTC3                                                                                | PORTB2<br>DDB2<br>PINB2<br>PORTC2                                                                                                    | PORTB1<br>DDB1<br>PINB1<br>PORTC1                                                                                                 | PORTBO<br>DDB0<br>PINB0<br>PORTCO                                                                                                          |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)                                                                                                                                                                                                                   | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC                                                                                                                             | -<br>-<br>-<br>-<br>-<br>-                                                                  | -<br>-<br>-<br>-<br>-<br>-<br>-                                                                 | DDB5<br>PINB5<br>PORTC5<br>DDC5                                                                          | DDB4<br>PINB4<br>PORTC4<br>DDC4                                                                       | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3                                                                        | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2                                                                                            | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1                                                                                         | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0                                                                                                  |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)                                                                                                                                                                                                    | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC                                                                                                                     | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-                                        | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5                                                                 | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4                                                              | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3                                                               | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2                                                                                   | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1                                                                                | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0<br>PINC0                                                                                         |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)                                                                                                                                                                                     | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD                                                                                                            | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>PORTD6                    | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5                                                       | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4                                                    | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3                                                     | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2                                                                         | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1                                                                      | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC                                                                               |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)                                                                                                                                                                      | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD                                                                                                    | -<br>-<br>-<br>-<br>-<br>-<br>-<br>PORTD7<br>DDD7                                           | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5                                               | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4                                            | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3                                             | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2                                                                 | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1                                                              | PORTB(<br>DDB0<br>PINB0<br>PORTC(<br>DDC0<br>PINC0<br>PORTD(<br>DDD0                                                                       |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)                                                                                                                                                       | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND                                                                           | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5                                                       | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4                                                    | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3                                                     | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2                                                                         | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1                                                                      | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC                                                                               |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)                                                                                                                                        | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR                                                                   | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5                                               | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4                                   | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3                                    | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2                                                        | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1                                                     | PORTB(<br>DDB0<br>PINB0<br>PORTC(<br>DDC0<br>PINC0<br>PORTD(<br>DDD0<br>PIND0                                                              |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)                                                                                                                         | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR                                                                            |                                                                                             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5                                      | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4                                   | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3                                    | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-                                                   | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-                                                | PORTB(<br>DDB0<br>PINB0<br>PORTC(<br>DDC0<br>PINC0<br>PORTD(<br>DDD0<br>PIND0                                                              |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)                                                                                                          | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR                                                                    |                                                                                             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5                                               | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4                                   | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3                                    | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2                                                        | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1                                                     | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0                                                              |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)                                                                                           | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR                                            |                                                                                             | -<br>-<br>-<br>-<br>-<br>PORTD6<br>DDD6<br>PIND6<br>gister<br>WCOL<br>SPE<br>ta Register        | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD                         | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR                      | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL                       | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-                                                   | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-                                                | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0<br>PINC0<br>PORTDO<br>DDD0<br>PIND0                                                              |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)<br>\$0B (\$2B)                                                                            | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA                                                    |                                                                                             | -<br>-<br>-<br>-<br>-<br>PORTD6<br>DDD6<br>PIND6<br>jister<br>WCOL<br>SPE<br>ta Register<br>TXC | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE                 | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE                | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR                 | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA                                           | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1                                        | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0<br>PINC0<br>PORTDO<br>DDD0<br>PIND0<br>-<br>SPR0<br>-                                            |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)<br>\$0B (\$2B)<br>\$0A (\$2A)                                                             | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB                                           | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD                         | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR                      | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL                       | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-                                                   | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-                                                | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0<br>PINC0<br>PORTDO<br>DDD0<br>PIND0                                                              |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)<br>\$0B (\$2B)                                                                            | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA                                                    | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>PORTD6<br>DDD6<br>PIND6<br>jister<br>WCOL<br>SPE<br>ta Register<br>TXC | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE                 | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE                | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR                 | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA                                           | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1                                        | PORTBO<br>DDB0<br>PINB0<br>PORTCO<br>DDC0<br>PINC0<br>PORTD0<br>DDD0<br>PIND0<br>-<br>SPR0<br>-                                            |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)<br>\$0B (\$2B)<br>\$0A (\$2A)                                                             | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB                                           | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE                 | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE                | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR                 | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA                                           | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1                                        | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0<br>PIND0<br>-<br>SPR0                                        |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0E (\$2E)<br>\$0D (\$2D)<br>\$0C (\$2C)<br>\$0B (\$2B)<br>\$0A (\$2A)<br>\$09 (\$29)                                              | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB<br>UBRR                                   |                                                                                             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE<br>UDRIE        | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE<br>RXEN        | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR<br>TXEN         | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA<br>-<br>CPHA                              | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1<br>-<br>RXB8<br>ACIS1                  | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0<br>-<br>SPR0<br>-<br>TXB8                                    |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0A (\$2A)<br>\$09 (\$22)<br>\$0A (\$2A)<br>\$09 (\$22)<br>\$08 (\$28)<br>\$07 (\$27) | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB<br>UBRR<br>ACSR<br>ADMUX          |                                                                                             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE<br>UDRIE<br>ACO | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE<br>RXEN<br>ACI | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR<br>TXEN<br>ACIE | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA<br>-<br>CHR9<br>ACIC<br>MUX2              | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1<br>-<br>RXB8<br>ACIS1<br>MUX1          | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0<br>PIND0<br>-<br>SPR0<br>-<br>TXB8<br>ACIS0<br>MUX0          |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0A (\$2A)<br>\$09 (\$22)<br>\$08 (\$28)<br>\$07 (\$27)<br>\$06 (\$26)                | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB<br>UBRR<br>ACSR<br>ADMUX<br>ADCSR |                                                                                             |                                                                                                 | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE<br>UDRIE        | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE<br>RXEN        | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR<br>TXEN         | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA<br>-<br>CPHA                              | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1<br>-<br>RXB8<br>ACIS1<br>MUX1<br>ADPS1 | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0<br>PIND0<br>-<br>SPR0<br>-<br>TXB8<br>ACIS0<br>MUX0<br>ADPS0 |
| \$1C (\$3C)<br>\$1B (\$3B)<br>\$1A (\$3A)<br>\$19 (\$39)<br>\$18 (\$38)<br>\$17 (\$37)<br>\$16 (\$36)<br>\$15 (\$35)<br>\$14 (\$34)<br>\$13 (\$33)<br>\$12 (\$32)<br>\$11 (\$31)<br>\$10 (\$30)<br>\$0F (\$2F)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0D (\$2D)<br>\$0A (\$2A)<br>\$09 (\$22)<br>\$0A (\$2A)<br>\$09 (\$22)<br>\$08 (\$28)<br>\$07 (\$27) | EECR<br>Reserved<br>Reserved<br>PORTB<br>DDRB<br>PINB<br>PORTC<br>DDRC<br>PINC<br>PORTD<br>DDRD<br>PIND<br>SPDR<br>SPDR<br>SPSR<br>SPCR<br>UDR<br>UCSRA<br>UCSRB<br>UBRR<br>ACSR<br>ADMUX          |                                                                                             | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-     | DDB5<br>PINB5<br>PORTC5<br>DDC5<br>PINC5<br>PORTD5<br>DDD5<br>PIND5<br>-<br>DORD<br>UDRE<br>UDRIE<br>ACO | DDB4<br>PINB4<br>PORTC4<br>DDC4<br>PINC4<br>PORTD4<br>DDD4<br>PIND4<br>-<br>MSTR<br>FE<br>RXEN<br>ACI | PORTB3<br>DDB3<br>PINB3<br>PORTC3<br>DDC3<br>PINC3<br>PORTD3<br>DDD3<br>PIND3<br>-<br>CPOL<br>OR<br>TXEN<br>ACIE | PORTB2<br>DDB2<br>PINB2<br>PORTC2<br>DDC2<br>PINC2<br>PORTD2<br>DDD2<br>PIND2<br>-<br>CPHA<br>-<br>CPHA<br>-<br>CHR9<br>ACIC<br>MUX2 | PORTB1<br>DDB1<br>PINB1<br>PORTC1<br>DDC1<br>PINC1<br>PORTD1<br>DDD1<br>PIND1<br>-<br>SPR1<br>-<br>RXB8<br>ACIS1<br>MUX1          | PORTBC<br>DDB0<br>PINB0<br>PORTCC<br>DDC0<br>PINC0<br>PORTDC<br>DDD0<br>PIND0<br>PIND0<br>-<br>SPR0<br>-<br>TXB8<br>ACIS0<br>MUX0          |





### **Register Summary (Continued)**

| Address     | Name                                                                                                                                | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| \$02 (\$22) | Reserved                                                                                                                            |       |       |       |       |       |       |       |       |
| \$01 (\$21) | Reserved                                                                                                                            |       |       |       |       |       |       |       |       |
| \$00 (\$20) | Reserved                                                                                                                            |       |       |       |       |       |       |       |       |
| Notos: 1 Eo | lates: 1. For compatibility with future devices, received bits should be written to zero if accessed. Received I/O memory addresses |       |       |       |       |       |       |       |       |

Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

 Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.

# AT90S/LS2333 and AT90S/LS4433

## Instruction Set Summary

| Mnemonics     | Operands       | Description                            | Operation                                            | Flags            | #Clocks |
|---------------|----------------|----------------------------------------|------------------------------------------------------|------------------|---------|
| ARITHMETIC AN | D LOGIC INSTRU | CTIONS                                 |                                                      |                  |         |
| ADD           | Rd, Rr         | Add two Registers                      | $Rd \leftarrow Rd + Rr$                              | Z,C,N,V,H        | 1       |
| ADC           | Rd, Rr         | Add with Carry two Registers           | $Rd \leftarrow Rd + Rr + C$                          | Z,C,N,V,H        | 1       |
| ADIW          | Rdl,K          | Add Immediate to Word                  | $Rdh:Rdl \leftarrow Rdh:Rdl + K$                     | Z,C,N,V,S        | 2       |
| SUB           | Rd, Rr         | Subtract two Registers                 | $Rd \leftarrow Rd - Rr$                              | Z,C,N,V,H        | 1       |
| SUBI          | Rd, K          | Subtract Constant from Register        | $Rd \leftarrow Rd - K$                               | Z,C,N,V,H        | 1       |
| SBC           | Rd, Rr         | Subtract with Carry two Registers      | $Rd \leftarrow Rd - Rr - C$                          | Z,C,N,V,H        | 1       |
| SBCI          | Rd, K          | Subtract with Carry Constant from Reg. | $Rd \leftarrow Rd - K - C$                           | Z,C,N,V,H        | 1       |
| SBIW          | Rdl,K          | Subtract Immediate from Word           | Rdh:Rdl ← Rdh:Rdl - K                                | Z,C,N,V,S        | 2       |
| AND           | Rd, Rr         | Logical AND Registers                  | $Rd \leftarrow Rd \bullet Rr$                        | Z,N,V            | 1       |
| ANDI          | Rd, K          | Logical AND Register and Constant      | $Rd \leftarrow Rd \bullet K$                         | Z,N,V            | 1       |
| OR            | Rd, Rr         | Logical OR Registers                   | $Rd \leftarrow Rd \lor Rr$                           | Z,N,V            | 1       |
| ORI           | Rd, K          | Logical OR Register and Constant       | $Rd \leftarrow Rd \lor K$                            | Z,N,V            | 1       |
| EOR           | Rd, Rr         | Exclusive OR Registers                 | $Rd \leftarrow Rd \oplus Rr$                         | Z,N,V            | 1       |
| COM           | Rd, RI         | One's Complement                       | $Rd \leftarrow Kd \oplus Kl$ $Rd \leftarrow FF - Rd$ | Z,N,V<br>Z,C,N,V | 1       |
| NEG           | Rd             | Two's Complement                       | $Rd \leftarrow \$FF - Rd$ $Rd \leftarrow \$00 - Rd$  | Z,C,N,V,H        |         |
|               |                |                                        |                                                      |                  | 1       |
| SBR           | Rd,K           | Set Bit(s) in Register                 | $Rd \leftarrow Rd \lor K$                            | Z,N,V            | 1       |
| CBR           | Rd,K           | Clear Bit(s) in Register               | $Rd \leftarrow Rd \bullet (\$FF - K)$                | Z,N,V            | 1       |
| INC           | Rd             | Increment                              | $Rd \leftarrow Rd + 1$                               | Z,N,V            | 1       |
| DEC           | Rd             | Decrement                              | Rd ← Rd – 1                                          | Z,N,V            | 1       |
| TST           | Rd             | Test for Zero or Minus                 | $Rd \leftarrow Rd \bullet Rd$                        | Z,N,V            | 1       |
| CLR           | Rd             | Clear Register                         | $Rd \leftarrow Rd \oplus Rd$                         | Z,N,V            | 1       |
| SER           | Rd             | Set Register                           | $Rd \leftarrow \$FF$                                 | None             | 1       |
| BRANCH INSTR  | UCTIONS        |                                        |                                                      |                  |         |
| RJMP          | k              | Relative Jump                          | $PC \leftarrow PC + k + 1$                           | None             | 2       |
| IJMP          |                | Indirect Jump to (Z)                   | $PC \leftarrow Z$                                    | None             | 2       |
| RCALL         | k              | Relative Subroutine Call               | $PC \leftarrow PC + k + 1$                           | None             | 3       |
| ICALL         |                | Indirect Call to (Z)                   | $PC \leftarrow Z$                                    | None             | 3       |
| RET           |                | Subroutine Return                      | $PC \leftarrow STACK$                                | None             | 4       |
| RETI          |                | Interrupt Return                       | $PC \leftarrow STACK$                                | I                | 4       |
| CPSE          | Rd,Rr          | Compare, Skip if Equal                 | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3             | None             | 1/2/3   |
| CP            | Rd,Rr          | Compare                                | Rd – Rr                                              | Z, N,V,C,H       | 1       |
| CPC           | Rd,Rr          | Compare with Carry                     | Rd – Rr – C                                          | Z, N,V,C,H       | 1       |
| CPI           | Rd,K           | Compare Register with Immediate        | Rd – K                                               | Z, N,V,C,H       | 1       |
| SBRC          | Rr, b          | Skip if Bit in Register Cleared        | if (Rr(b)=0) PC $\leftarrow$ PC + 2 or 3             | None             | 1/2/3   |
| SBRS          | Rr, b          | Skip if Bit in Register is Set         | if (Rr(b)=1) PC $\leftarrow$ PC + 2 or 3             | None             | 1/2/3   |
| SBIC          | P, b           | Skip if Bit in I/O Register Cleared    | if (P(b)=0) PC $\leftarrow$ PC + 2 or 3              | None             | 1/2/3   |
| SBIS          | P, b           | Skip if Bit in I/O Register is Set     | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3              | None             | 1/2/3   |
| BRBS          | s, k           | Branch if Status Flag Set              | if (SREG(s) = 1) then PC $\leftarrow$ PC+k + 1       | None             | 1/2     |
| BRBC          | s, k           | Branch if Status Flag Cleared          | if (SREG(s) = 0) then $PC \leftarrow PC+k + 1$       | None             | 1/2     |
| BREQ          | k              | Branch if Equal                        | if (Z = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRNE          | k              | Branch if Not Equal                    | if (Z = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRCS          | k              | Branch if Carry Set                    | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRCC          | k k            | Branch if Carry Cleared                | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRSH          |                |                                        |                                                      |                  | 1/2     |
|               | k              | Branch if Same or Higher               | if (C = 0) then PC $\leftarrow$ PC + k + 1           | None             |         |
| BRLO          | k              | Branch if Lower                        | if (C = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRMI          | k              | Branch if Minus                        | if (N = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRPL          | k              | Branch if Plus                         | if $(N = 0)$ then PC $\leftarrow$ PC + k + 1         | None             | 1/2     |
| BRGE          | k              | Branch if Greater or Equal, Signed     | if $(N \oplus V= 0)$ then PC $\leftarrow$ PC + k + 1 | None             | 1/2     |
| BRLT          | k              | Branch if Less Than Zero, Signed       | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1 | None             | 1 / 2   |
| BRHS          | k              | Branch if Half Carry Flag Set          | if (H = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1 / 2   |
| BRHC          | k              | Branch if Half Carry Flag Cleared      | if (H = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRTS          | k              | Branch if T Flag Set                   | if (T = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRTC          | k              | Branch if T Flag Cleared               | if (T = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRVS          | k              | Branch if Overflow Flag is Set         | if (V = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRVC          | k              | Branch if Overflow Flag is Cleared     | if (V = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRIE          | k              | Branch if Interrupt Enabled            | if (I = 1) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |
| BRID          | k              | Branch if Interrupt Disabled           | if (I = 0) then PC $\leftarrow$ PC + k + 1           | None             | 1/2     |





## Instruction Set Summary (Continued)

| Mnemonics                              | Operands        | Description                                                                                                      | Operation                                                                         | Flags               | #Clocks     |
|----------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-------------|
|                                        | R INSTRUCTIONS  |                                                                                                                  |                                                                                   |                     |             |
| MOV                                    | Rd, Rr          | Move Between Registers                                                                                           | $Rd \leftarrow Rr$                                                                | None                | 1           |
| LDI                                    | Rd, K           | Load Immediate                                                                                                   | $Rd \leftarrow K$                                                                 | None                | 1           |
| LD                                     | Rd, X           | Load Indirect                                                                                                    | $Rd \leftarrow (X)$                                                               | None                | 2           |
| LD                                     | Rd, X+          | Load Indirect and Post-Inc.                                                                                      | $Rd \leftarrow (X), X \leftarrow X + 1$                                           | None                | 2           |
| LD                                     | Rd, - X         | Load Indirect and Pre-Dec.                                                                                       | $X \leftarrow X - 1, Rd \leftarrow (X)$                                           | None                | 2           |
| LD                                     | Rd, Y           | Load Indirect                                                                                                    | $Rd \leftarrow (Y)$                                                               | None                | 2           |
| LD                                     | Rd, Y+          | Load Indirect and Post-Inc.                                                                                      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                           | None                | 2           |
| LD                                     | Rd, - Y         | Load Indirect and Pre-Dec.                                                                                       | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                           | None                | 2           |
| LDD                                    | Rd,Y+q          | Load Indirect with Displacement                                                                                  | $Rd \leftarrow (Y + q)$                                                           | None                | 2           |
| LD                                     | Rd, Z           | Load Indirect                                                                                                    | $Rd \leftarrow (Z)$                                                               | None                | 2           |
| LD                                     | Rd, Z+          | Load Indirect and Post-Inc.                                                                                      | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                             | None                | 2           |
| LD                                     | Rd, -Z          | Load Indirect and Pre-Dec.                                                                                       | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                           | None                | 2           |
| LDD                                    | Rd, Z+q         | Load Indirect with Displacement                                                                                  | $Rd \leftarrow (Z + q)$                                                           | None                | 2           |
| LDS                                    | Rd, k           | Load Direct from SRAM                                                                                            | $Rd \leftarrow (k)$                                                               | None                | 2           |
| ST                                     | X, Rr           | Store Indirect                                                                                                   | $(X) \leftarrow Rr$                                                               | None                | 2           |
| ST                                     | X+, Rr          | Store Indirect and Post-Inc.                                                                                     | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                            | None                | 2           |
| ST                                     | - X, Rr         | Store Indirect and Pre-Dec.                                                                                      | $X \leftarrow X - 1, (X) \leftarrow Rr$                                           | None                | 2           |
| ST                                     | Y, Rr           | Store Indirect                                                                                                   | $(Y) \leftarrow Rr$                                                               | None                | 2           |
| ST                                     | Y+, Rr          | Store Indirect and Post-Inc.                                                                                     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                           | None                | 2           |
| ST                                     | - Y, Rr         | Store Indirect and Pre-Dec.                                                                                      | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                           | None                | 2           |
| STD                                    | Y+q,Rr          | Store Indirect with Displacement                                                                                 | $(Y + q) \leftarrow Rr$                                                           | None                | 2           |
| ST                                     | Z, Rr           | Store Indirect                                                                                                   | $(Z) \leftarrow Rr$                                                               | None                | 2           |
| ST                                     | Z+, Rr          | Store Indirect and Post-Inc.                                                                                     | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                           | None                | 2           |
| ST                                     | -Z, Rr          | Store Indirect and Pre-Dec.                                                                                      | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                           | None                | 2           |
| STD                                    | Z+q,Rr          | Store Indirect with Displacement                                                                                 | $(Z + q) \leftarrow Rr$                                                           | None                | 2           |
| STS                                    |                 | Store Direct to SRAM                                                                                             |                                                                                   |                     | 2           |
|                                        | k, Rr           |                                                                                                                  |                                                                                   | None                |             |
| LPM                                    |                 | Load Program Memory                                                                                              |                                                                                   | None                | 3           |
| IN                                     | Rd, P           | In Port                                                                                                          | $Rd \leftarrow P$                                                                 | None                | 1           |
| OUT                                    | P, Rr           | Out Port                                                                                                         | P ← Rr                                                                            | None                | 1           |
| PUSH                                   | Rr              | Push Register on Stack                                                                                           | STACK ← Rr                                                                        | None                | 2           |
| POP                                    | Rd              | Pop Register from Stack                                                                                          | $Rd \leftarrow STACK$                                                             | None                | 2           |
|                                        | ST INSTRUCTIONS |                                                                                                                  |                                                                                   |                     |             |
| SBI                                    | P,b             | Set Bit in I/O Register                                                                                          | $I/O(P,b) \leftarrow 1$                                                           | None                | 2           |
| CBI                                    | P,b             | Clear Bit in I/O Register                                                                                        | $I/O(P,b) \leftarrow 0$                                                           | None                | 2           |
| LSL                                    | Rd              | Logical Shift Left                                                                                               | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                    | Z,C,N,V             | 1           |
| LSR                                    | Rd              | Logical Shift Right                                                                                              | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                    | Z,C,N,V             | 1           |
| ROL                                    | Rd              | Rotate Left Through Carry                                                                                        | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$                | Z,C,N,V             | 1           |
| ROR                                    | Rd              | Rotate Right Through Carry                                                                                       | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                | Z,C,N,V             | 1           |
| ASR                                    | Rd              | Arithmetic Shift Right                                                                                           | $Rd(n) \leftarrow Rd(n+1), n=06$                                                  | Z,C,N,V             | 1           |
| SWAP                                   | Rd              | Swap Nibbles                                                                                                     | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                       | None                | 1           |
| BSET                                   | S               | Flag Set                                                                                                         | $SREG(s) \leftarrow 1$                                                            | SREG(s)             | 1           |
| BCLR                                   | S               | Flag Clear                                                                                                       | $SREG(s) \leftarrow 0$                                                            | SREG(s)             | 1           |
| BST                                    | Rr, b           | Bit Store from Register to T                                                                                     | $T \leftarrow Rr(b)$                                                              | Т                   | 1           |
| BLD                                    | Rd, b           | Bit load from T to Register                                                                                      | $Rd(b) \leftarrow T$                                                              | None                | 1           |
| SEC                                    |                 | Set Carry                                                                                                        | C ← 1                                                                             | С                   | 1           |
| CLC                                    |                 | Clear Carry                                                                                                      | $C \leftarrow 0$                                                                  | С                   | 1           |
| SEN                                    |                 | Set Negative Flag                                                                                                | N ← 1                                                                             | N                   | 1           |
| CLN                                    | 1               | Clear Negative Flag                                                                                              | N ← 0                                                                             | Ν                   | 1           |
| SEZ                                    |                 | Set Zero Flag                                                                                                    | Z ← 1                                                                             | Z                   | 1           |
| CLZ                                    |                 | Clear Zero Flag                                                                                                  | $Z \leftarrow 0$                                                                  | Z                   | 1           |
| SEI                                    |                 | Global Interrupt Enable                                                                                          | 1 ← 1                                                                             | 1                   | 1           |
| CLI                                    |                 | Global Interrupt Disable                                                                                         |                                                                                   | · ·                 | 1           |
| SES                                    |                 | Set Signed Test Flag                                                                                             | S ← 1                                                                             | S                   | 1           |
| CLS                                    |                 | Clear Signed Test Flag                                                                                           | $S \leftarrow 0$                                                                  | S                   | 1           |
| 010                                    |                 | Set Twos Complement Overflow.                                                                                    | V ← 1                                                                             | V                   | 1           |
| SEV/                                   |                 | Clear Twos Complement Overflow                                                                                   |                                                                                   | V                   |             |
| SEV                                    |                 | Clear I wos Complement Overflow                                                                                  | $\vee \leftarrow 0$                                                               | T                   | 1           |
| CLV                                    |                 |                                                                                                                  |                                                                                   | 1 1                 | 1           |
| CLV<br>SET                             |                 | Set T in SREG                                                                                                    | $T \leftarrow 1$                                                                  |                     |             |
| CLV<br>SET<br>CLT                      |                 | Set T in SREG<br>Clear T in SREG                                                                                 | $T \leftarrow 0$                                                                  | Т                   | 1           |
| CLV<br>SET<br>CLT<br>SEH               |                 | Set T in SREG<br>Clear T in SREG<br>Set Half Carry Flag in SREG                                                  | T ← 0<br>H ← 1                                                                    | T<br>H              | 1           |
| CLV<br>SET<br>CLT<br>SEH<br>CLH        |                 | Set T in SREG<br>Clear T in SREG<br>Set Half Carry Flag in SREG<br>Clear Half Carry Flag in SREG                 | $T \leftarrow 0$                                                                  | T<br>H<br>H         | 1           |
| CLV<br>SET<br>CLT<br>SEH<br>CLH<br>NOP |                 | Set T in SREG<br>Clear T in SREG<br>Set Half Carry Flag in SREG<br>Clear Half Carry Flag in SREG<br>No Operation | $\begin{array}{c} T \leftarrow 0 \\ H \leftarrow 1 \\ H \leftarrow 0 \end{array}$ | T<br>H<br>H<br>None | 1<br>1<br>1 |
| CLV<br>SET<br>CLT<br>SEH<br>CLH        |                 | Set T in SREG<br>Clear T in SREG<br>Set Half Carry Flag in SREG<br>Clear Half Carry Flag in SREG                 | T ← 0<br>H ← 1                                                                    | T<br>H<br>H         | 1           |

# 10 AT90S/LS2333 and AT90S/LS4433

# AT90S/LS2333 and AT90S/LS4433

## **Ordering Information**

| Power Supply | Speed (MHz) | Ordering Code                    | Package     | Operation Range               |
|--------------|-------------|----------------------------------|-------------|-------------------------------|
| 2.7 - 6.0V   | 4           | AT90LS2333-4AC<br>AT90LS2333-4PC | 32A<br>28P3 | Commercial<br>(0°C to 70°C)   |
|              |             | AT90LS2333-4AI<br>AT90LS2333-4PI | 32A<br>28P3 | Industrial<br>(-40°C to 85°C) |
| 4.0 - 6.0V   | 8           | AT90S2333-8AC<br>AT90S2333-8PC   | 32A<br>28P3 | Commercial<br>(0°C to 70°C)   |
|              |             | AT90S2333-8AI<br>AT90S2333-8PI   | 32A<br>28P3 | Industrial<br>(-40°C to 85°C) |
| 2.7 - 6.0V   | 4           | AT90LS4433-4AC<br>AT90LS4433-4PC | 32A<br>28P3 | Commercial<br>(0°C to 70°C)   |
|              |             | AT90LS4433-4AI<br>AT90LS4433-4PI | 32A<br>28P3 | Industrial<br>(-40°C to 85°C) |
| 4.0 - 6.0V   | 8           | AT90S4433-8AC<br>AT90S4433-8PC   | 32A<br>28P3 | Commercial<br>(0°C to 70°C)   |
|              |             | AT90S4433-8AI<br>AT90S4433-8PI   | 32A<br>28P3 | Industrial<br>(-40°C to 85°C) |

| Package Type |                                                                   |  |  |  |
|--------------|-------------------------------------------------------------------|--|--|--|
| 28P3         | 28-lead, 0.300" Wide, Plastic Dual in Line Package (PDIP)         |  |  |  |
| 32A          | 32-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP) |  |  |  |





### **Packaging Information**



# AT90S/LS2333 and AT90S/LS4433



### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### Europe

Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686-677 FAX (44) 1276-686-697

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

#### Japan

Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

Atmel Rousset Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

### *Fax-on-Demand* North America: 1-(800) 292-8635

International: 1-(408) 441-0732

*e-mail* literature@atmel.com

Web Site http://www.atmel.com

*BBS* 1-(408) 436-4309

#### © Atmel Corporation 1999.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

Marks bearing <sup>®</sup> and/or <sup>™</sup> are registered trademarks and trademarks of Atmel Corporation.

Terms and product names in this document may be trademarks of others.

