# **Features** - High Performance, Low Power AVR® 8-Bit Microcontroller - Advanced RISC Architecture - 130 Powerful Instructions Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Fully Static Operation - Up to 16 MIPS Throughput at 16 MHz - On-Chip 2-cycle Multiplier - High Endurance Non-volatile Memory segments - 16K Bytes of In-System Self-programmable Flash program memory - 512 Bytes EEPROM - 1K Bytes Internal SRAM - Write/Erase cyles: 10,000 Flash/100,000 EEPROM<sup>(1)(3)</sup> - Data retention: 20 years at 85°C/100 years at 25°C<sup>(2)(3)</sup> - Optional Boot Code Section with Independent Lock Bits In-System Programming by On-chip Boot Program **True Read-While-Write Operation** - Programming Lock for Software Security - JTAG (IEEE std. 1149.1 compliant) Interface - Boundary-scan Capabilities According to the JTAG Standard - Extensive On-chip Debug Support - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface - Peripheral Features - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode - Real Time Counter with Separate Oscillator - Four PWM Channels - 8-channel, 10-bit ADC - Programmable Serial USART - Master/Slave SPI Serial Interface - Universal Serial Interface with Start Condition Detector - Programmable Watchdog Timer with Separate On-chip Oscillator - On-chip Analog Comparator - Interrupt and Wake-up on Pin Change - Special Microcontroller Features - Power-on Reset and Programmable Brown-out Detection - Internal Calibrated Oscillator - External and Internal Interrupt Sources - Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby - I/O and Packages - 54 Programmable I/O Lines - 64-lead TQFP and 64-pad QFN/MLF - Speed Grade: - ATmega165PV: 0 4 MHz @ 1.8 5.5V, 0 8 MHz @ 2.7 5.5V - ATmega165P: 0 8 MHz @ 2.7 5.5V, 0 16 MHz @ 4.5 5.5V - Temperature range: - -40°C to 85°C Industrial - Ultra-Low Power Consumption - Active Mode: - 1 MHz, 1.8V: 330 µA 32 kHz, 1.8V: 10 µA (including Oscillator) - Power-down Mode: - 0.1 µA at 1.8V - Power-save Mode: 0.6 µA at 1.8V(Including 32 kHz RTC) Notes: 1. Worst case temperature. Guaranteed after last write cycle. - 2. Failure rate less than 1 ppm. - 3. Characterized through accelerated tests. 8-bit **AVR**® Microcontroller with 16K Bytes In-System Programmable Flash ATmega165P ATmega165PV **Preliminary** **Summary** 8019IS-AVR-08/07 # 1. Pin Configurations Figure 1-1. Pinout ATmega165P Note: The large center pad underneath the QFN/MLF packages is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board. # 1.1 Disclaimer Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized. # 2. Overview The ATmega165P is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega165P achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed. # 2.1 Block Diagram Figure 2-1. Block Diagram The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The ATmega165P provides the following features: 16K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512 bytes EEPROM, 1K byte SRAM, 53 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption. The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega165P is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications. The ATmega165P AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits. # 2.2 Pin Descriptions 2.2.1 VCC Digital supply voltage. 2.2.2 GND Ground. ## 2.2.3 Port A (PA7..PA0) Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running. ## 2.2.4 Port B (PB7:PB0) Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port B has better driving capabilities than the other ports. Port B also serves the functions of various special features of the ATmega165P as listed on "Alternate Functions of Port B" on page 70. # 2.2.5 Port C (PC7:PC0) Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running. # 2.2.6 Port D (PD7:PD0) Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port D also serves the functions of various special features of the ATmega165P as listed on "Alternate Functions of Port D" on page 73. ### 2.2.7 Port E (PE7:PE0) Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port E also serves the functions of various special features of the ATmega165P as listed on "Alternate Functions of Port E" on page 74. # 2.2.8 Port F (PF7:PF0) Port F serves as the analog inputs to the A/D Converter. Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs. Port F also serves the functions of the JTAG interface, see "Alternate Functions of Port F" on page 77 # 2.2.9 Port G (PG5:PG0) Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tri-stated when a reset condition becomes active, even if the clock is not running. Port G also serves the functions of various special features of the ATmega165P as listed on page 79. # 2.2.10 **RESET** Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 26-4 on page 306. Shorter pulses are not guaranteed to generate a reset. #### 2.2.11 XTAL1 Input to the inverting Oscillator amplifier and input to the internal clock operating circuit. ### 2.2.12 XTAL2 Output from the inverting Oscillator amplifier. ### 2.2.13 AVCC AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to $V_{CC}$ through a low-pass filter. ### 2.2.14 AREF This is the analog reference pin for the A/D Converter. ### 3. Resources A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr. # 4. Register Summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |---------|----------|---------|--------|---------|-------------|------------------|---------------|--------------------|---------|------| | (0xFF) | Reserved | - | - | - | | - | - | _ | - | | | (0xFE) | Reserved | - | _ | - | - | - | - | _ | - | | | (0xFD) | Reserved | - | - | - | - | - | - | - | - | | | (0xFC) | Reserved | - | _ | - | - | - | - | _ | - | | | (0xFB) | Reserved | _ | _ | - | _ | - | - | _ | - | | | (0xFA) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF9) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF8) | Reserved | _ | _ | _ | _ | - | - | _ | - | | | (0xF7) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF6) | Reserved | _ | _ | - | _ | - | - | _ | - | | | (0xF5) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF4) | Reserved | _ | _ | _ | _ | - | - | _ | - | | | (0xF3) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF2) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xF1) | Reserved | - | _ | _ | _ | _ | _ | _ | - | | | (0xF0) | Reserved | = | _ | _ | _ | _ | _ | _ | = | | | (0xEF) | Reserved | - | _ | _ | _ | - | _ | _ | _ | | | (0xEE) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xED) | Reserved | - | _ | _ | _ | - | _ | _ | _ | | | (0xEC) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xEB) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xEA) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE9) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE8) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE7) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE6) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE5) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE4) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE3) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE2) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE1) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xE0) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDF) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDE) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDD) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDC) | Reserved | _ | _ | _ | _ | _ | _ | - | _ | | | (0xDB) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xDA) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD9) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD8) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD7) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD6) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD5) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD4) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD3) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD2) | Reserved | _ | _ | - | _ | - | - | _ | - | | | (0xD1) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xD0) | Reserved | - | _ | _ | _ | _ | _ | _ | _ | | | (0xCF) | Reserved | _ | _ | - | _ | - | - | _ | - | | | (0xCE) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xCD) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xCC) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xCB) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xCA) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xC9) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xC8) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xC7) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xC6) | UDR0 | | | | | Data Register | | | | 183 | | (0xC5) | UBRR0H | | | | 33,(10 1/0 | | USARTO Raud I | Rate Register High | 1 | 187 | | (0xC4) | UBRR0L | | | | USART0 Baud | Rate Register Lo | | o ogiotor i ligi | | 187 | | (0xC3) | Reserved | _ | _ | _ | - | – | _ | _ | _ | | | (0xC2) | UCSR0C | _ | UMSEL0 | UPM01 | UPM00 | USBS0 | UCSZ01 | UCSZ00 | UCPOL0 | 183 | | (0xC2) | UCSR0B | RXCIE0 | TXCIE0 | UDRIE0 | RXEN0 | TXEN0 | UCSZ02 | RXB80 | TXB80 | 183 | | | | IVVOILU | INDIE | ODIVIED | IVALINO | INLINU | 000202 | 1171000 | 1,7,000 | 100 | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |------------------|---------------------|--------|----------------------------------------------------------------------------------------------------|----------|-------------------|-----------------------------------------|----------|----------------|----------------|------------| | (0xBF) | Reserved | | | = | | | | | | | | (0xBE) | Reserved | _ | _ | _ | _ | | | | _ | | | (0xBD) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xBC) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xBB) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | (0xBA) | USIDR | | | | USI Da | ta Register | | | | 200 | | (0xB9) | USISR | USISIF | USIOIF | USIPF | USIDC | USICNT3 | USICNT2 | USICNT1 | USICNT0 | 200 | | (0xB8) | USICR | USISIE | USIOIE | USIWM1 | USIWM0 | USICS1 | USICS0 | USICLK | USITC | 201 | | (0xB7) | Reserved | _ | | _ | - | _ | - | - | - | | | (0xB6) | ASSR | _ | _ | - | EXCLK | AS2 | TCN2UB | OCR2UB | TCR2UB | 149 | | (0xB5) | Reserved | _ | - | _ | _ | _ | - | _ | - | | | (0xB4) | Reserved | _ | _ | - | - | _ | - | _ | - | | | (0xB3) | OCR2A | | • | Tim | ner/Counter2 Out | out Compare Reg | ister A | | • | 148 | | (0xB2) | TCNT2 | | | | Timer/Co | unter2 (8-bit) | | | | 148 | | (0xB1) | Reserved | _ | _ | _ | _ | _ | _ | _ | - | | | (0xB0) | TCCR2A | FOC2A | WGM20 | COM2A1 | COM2A0 | WGM21 | CS22 | CS21 | CS20 | 146 | | (0xAF) | Reserved | _ | _ | _ | _ | _ | - | _ | - | | | (0xAE) | Reserved | - | - | - | - | - | - | _ | _ | | | (0xAD) | Reserved | _ | - | _ | _ | _ | _ | _ | - | | | (0xAC) | Reserved | _ | - | _ | _ | _ | - | _ | - | | | (0xAB) | Reserved | - | - | _ | _ | _ | _ | - | - | | | (0xAA) | Reserved | _ | - | _ | _ | _ | _ | _ | - | | | (0xA9) | Reserved | _ | - | _ | _ | _ | - | _ | - | | | (0xA8) | Reserved | _ | - | _ | _ | _ | _ | _ | - | | | (0xA7) | Reserved | - | - | - | - | - | - | - | - | | | (0xA6) | Reserved | - | - | - | - | - | - | - | - | | | (0xA5) | Reserved | _ | - | _ | - | = | - | _ | - | | | (0xA4) | Reserved | _ | _ | _ | _ | _ | - | _ | - | | | (0xA3) | Reserved | - | - | _ | - | - | - | _ | - | | | (0xA2) | Reserved | - | - | _ | - | - | - | _ | - | | | (0xA1) | Reserved | _ | - | - | - | - | - | _ | _ | | | (0xA0) | Reserved | - | - | - | - | - | - | _ | - | | | (0x9F) | Reserved | - | - | - | - | - | - | _ | - | | | (0x9E) | Reserved | - | - | - | - | - | - | - | - | | | (0x9D) | Reserved | - | - | - | - | - | - | - | - | | | (0x9C) | Reserved | _ | _ | - | - | _ | - | _ | - | | | (0x9B) | Reserved | _ | - | - | - | - | - | _ | - | | | (0x9A) | Reserved | - | - | - | - | - | - | - | - | | | (0x99) | Reserved | - | - | - | - | - | - | - | - | | | (0x98) | Reserved | - | - | - | - | - | - | - | - | | | (0x97) | Reserved | _ | - | - | - | _ | _ | _ | - | | | (0x96) | Reserved | _ | - | - | - | _ | _ | _ | - | | | (0x95) | Reserved | - | - | _ | _ | - | _ | _ | - | | | (0x94) | Reserved | - | - | _ | - | - | - | - | - | | | (0x93) | Reserved | - | - | - | - | - | - | - | - | | | (0x92) | Reserved | - | - | _ | - | - | - | - | - | | | (0x91) | Reserved | _ | - | _ | _ | _ | - | _ | - | | | (0x90) | Reserved | _ | - | _ | - | _ | _ | _ | _ | | | (0x8F) | Reserved | _ | - | _ | - | _ | - | - | - | | | (0x8E) | Reserved | _ | - | - | - | _ | - | _ | - | | | (0x8D) | Reserved | _ | - | _ | - | _ | _ | - | - | | | (0x8C) | Reserved | - | - | Timor/Co | untor1 Output C | - Pagistar | | - | - | 105 | | (0x8B) | OCR1BH | | | | | ompare Register | | | | 125<br>125 | | (0x8A) | OCR1BL<br>OCR1AH | | | | | ompare Register | | | | 125<br>125 | | (0x89) | OCR1AL | | Timer/Counter1 - Output Compare Register A High Byte | | | | | | 125 | | | (0x88)<br>(0x87) | ICR1H | | Timer/Counter1 - Output Compare Register A Low Byte | | | | | | 125 | | | (0x86) | ICR1L | | Timer/Counter1 - Input Capture Register High Byte Timer/Counter1 - Input Capture Register Low Byte | | | | | | 126 | | | (0x85) | TCNT1H | | | | | unter Register Hig | • | | | 125 | | (0x85)<br>(0x84) | TCNT1H<br>TCNT1L | | | | | unter Register Hig<br>unter Register Lo | | | | 125 | | (0x84)<br>(0x83) | Reserved | _ | _ | | – Lounter 1 - Col | – Lo | w byte – | _ | _ | 120 | | (0x82) | TCCR1C | FOC1A | FOC1B | _ | _ | _ | _ | _ | _ | 124 | | | | ICNC1 | ICES1 | _ | WGM13 | WGM12 | CS12 | CS11 | CS10 | 123 | | | | | IOLOI | _ | VVOIVITO | VVOIVIIZ | 0012 | 0011 | 0010 | 140 | | (0x81) | TCCR1B<br>TCCR1A | | | COM1R1 | COM1R0 | _ | _ | WGM11 | WGM10 | 191 | | | TCCR1B TCCR1A DIDR1 | COM1A1 | COM1A0 | COM1B1 | COM1B0 | _ | <u> </u> | WGM11<br>AIN1D | WGM10<br>AIN0D | 121<br>207 | | Marie Marie Mit | Address | Nome | D:4 7 | Dit C | D:4 E | Dit 4 | Dit 2 | D:4 2 | Dia 4 | Dit 0 | Domo | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------|--------|-------|-------|----------------|-------------------|---------|----------|--------|------| | DOVICE ADMAN REFS REFS ACMAR ADMAN ADMAZ ADMZ ADMS ADMS 221 | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | | GOLFAID ACCISION ADEL ADEL ADEL ADEL ADEL ADES | ` ' | 1 | | | - | | | | | | 201 | | (977) ADGS | | | | | | | | | | | | | 0.078 | | | | | | | | | | | ' | | (0.77) ADCI. ADCI. ADCI. DAR Register Low Price | · ' ' | | ADLIV | ADOC | ADATE | 1 | 1 | ADI 02 | ADIOI | ADI 00 | | | (0077) Reserved | | | | | | | | | | | | | | ` ' | | - | _ | _ | | ř i | _ | - | _ | | | (0071) Reserved - | | Reserved | _ | _ | _ | _ | _ | _ | _ | - | | | (0773) Reserved | (0x75) | Reserved | - | - | _ | _ | - | _ | - | _ | | | (0072) Reserved | (0x74) | Reserved | _ | _ | _ | _ | - | _ | - | - | | | (0x71) | (0x73) | Reserved | - | - | - | - | - | _ | - | - | | | (0x8F) TMSK1 | ` ' | | - | - | - | - | - | - | - | - | | | Def TMSKI | ` ' | 1 | _ | - | - | - | - | - | | | | | (0x6E) TMSGI | ` ' | | | | | | | | | | | | Deck Received | | | | | | | | | | | | | (0x66) | · ' ' | l | | | | | | | | | 98 | | DockB PCMSK0 PCMT6 PCMT6 PCMT6 PCMT3 PCMT3 PCMT7 PCMT0 E1 | | | | | | | | | | | 60 | | Disch Reserved - | · · · · · · · · · · · · · · · · · · · | | | | | | | | | | | | Decision Eight Freeze | · ' ' | l | | | | | | | | | 7. | | Division Reserved | · · · · · · | | - | - | | - | | - | | | 59 | | Ose6 OSCCAL Ose6 OscCAL Ose6 | (0x68) | Reserved | - | - | _ | - | - | _ | - | _ | | | (0x65 Reserved | | Reserved | - | - | - | - | - | - | - | - | | | (0x64) | (0x66) | OSCCAL | | | | Oscillator Cal | ibration Register | | | | 35 | | Discription Clubra Clubr | (0x65) | Reserved | - | - | - | - | - | - | - | - | | | (0x82) | (0x64) | PRR | _ | - | - | - | PRTIM1 | PRSPI | PRUSART0 | PRADC | 42 | | (0x61) CLKPR CLKPCE — — — — CLKPS3 CLKPS2 CLKPS1 CLKPS0 35 (0x60) WDTCR — — — — — WDCE WDE WDP2 WDPP WDPP 51 0x56 (0x56) SPE 51 T T H S V N N Z C 10 10 0x56 (0x56) SPH — — — — — — — — — — — — — — SP10 SP9 SP8 13 0x50 (0x50) SPL SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 13 0x50 (0x50) SPL SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 13 0x50 (0x50) SPL SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0 SP6 | | 1 | | - | | - | | | | | | | (0.68) MDTCR | · ' | | | - | - | - | | | | | | | Display | | | CLKPCE | - | _ | | | | | | | | DX3E (DX5E) SPH | | | = | _<br> | - | | | | | | | | Discription | ` ' | 1 | | | | | | | | | | | 0x3C (0x5C) Reserved | | | | | | | | | | | | | Dx3B (0x5B) Reserved | | | 0.7 | 61 0 | 0.0 | 01 4 | 61.0 | 0.12 | 0.1 | 0.0 | 10 | | Dx3A (0x5A) Reserved Reserv | ` ' | | | | | | | | | | | | 0x38 (0x58) Reserved Reserv | | 1 | | | | | | | | | | | 0x37 (0x57) SPMCSR SPMIE RWWSB - RWWSRE BLBSET PGWRT PGERS SPMEN 268 0x36 (0x56) MCUCR JTD - - - - - - - 0x36 (0x56) MCUCR JTD - - PUD - - IVSEL IVCE 57, 81, 253 0x34 (0x54) MCUSR - - - JTRF WDRF BORF EXTRF PORF 253 0x33 (0x53) SMCR - - - - SM2 SM1 SM0 SE 42 0x32 (0x52) Reserved - - - - - - - 0x31 (0x51) OCDR IDRD/OCD OCDR6 OCDR5 OCDR4 OCDR3 OCDR2 OCDR1 OCDR0 232 0x30 (0x50) ACSR ACSR ACD ACBG ACO ACI ACIE ACIC ACIS1 ACIS0 206 0x2F (0x4F) Reserved - - - - - - - 0x2E (0x4F) SPSR SPIF WCOL - - - - - SPI2X 159 0x2E (0x4C) SPCR SPIE SPE DORD MSTR CPOL CPHA SPR1 SPR0 158 0x2E (0x44) GPIOR1 General Purpose I/O Register 2 26 0x2A (0x44) Reserved - - - - - - - - 0x2F (0x47) OCROA Timer/Counter() (8 Bit) 97 0x2E (0x44) TCCR0A FCCAN WGM00 COM041 COM040 WGM01 CS02 CS01 CS00 95 0x2B (0x44) TCCR0A FCCAN WGM00 COM041 COM040 WGM01 CS02 CS01 CS00 95 0x2B (0x44) TCCR0A FCCAN WGM00 COM041 COM040 WGM01 CS02 CS01 CS00 95 0x2B (0x44) EERR C5 0x1F (0x3F) EERR FCIED FCIED - - EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR C5 0x1F (0x3F) EERR FCIED - - EERR EERR EERR C5 0 | 0x39 (0x59) | Reserved | | | | | | | | | | | 0x36 (0x56) Reserved - | 0x38 (0x58) | Reserved | | | | | | | | | | | 0x35 (0x55) MCUCR | 0x37 (0x57) | SPMCSR | | RWWSB | _ | RWWSRE | | | | | 268 | | 0x34 (0x54) MCUSR | 0x36 (0x56) | Reserved | - | - | - | - | - | - | - | - | | | 0x33 (0x53) SMCR | ` ' | | | - | - | | | | | | | | 0x32 (0x52) Reserved - | ` ' | | | _ | _ | | | | | | | | Ox31 (0x51) | ` ' | l | | | | | | | | | 42 | | 0x30 (0x50) ACSR ACD ACBG ACO ACI ACIE ACIC ACIS1 ACIS0 206 | | | | | | | | | | | 222 | | 0x2F (0x4F) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | ( / | | | | | | | | | | _ | | Ox2E (Ox4E) SPDR | | | | | | - | AOIL | | - | | 200 | | 0x2D (0x4D) SPSR SPIF WCOL - - - - SPIZX 159 0x2C (0x4C) SPCR SPIE SPE DORD MSTR CPOL CPHA SPR1 SPR0 158 0x2B (0x4B) GPIOR2 General Purpose I/O Register 2 26 0x2A (0x4A) GPIOR1 General Purpose I/O Register 1 26 0x29 (0x49) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | · · · · · · · · · · · · · · · · · · · | | | | | SPI Da | ta Register | | | | 160 | | 0x2C (0x4C) SPCR SPIE SPE DORD MSTR CPOL CPHA SPR1 SPR0 158 0x2B (0x4B) GPIOR2 General Purpose I/O Register 2 26 0x2A (0x4A) GPIOR1 General Purpose I/O Register 1 26 0x29 (0x49) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - < | | | SPIF | WCOL | - | | = | - | - | SPI2X | | | 0x2B (0x4B) GPIOR2 General Purpose I/O Register 2 26 0x2A (0x4A) GPIOR1 General Purpose I/O Register 1 26 0x29 (0x49) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - < | — ` · · · · | | | | DORD | MSTR | CPOL | СРНА | SPR1 | | 158 | | 0x29 (0x49) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 0x2B (0x4B) | GPIOR2 | | | | General Purpo | se I/O Register 2 | | | | 26 | | 0x28 (0x48) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | 0x2A (0x4A) | GPIOR1 | | | | General Purpo | se I/O Register 1 | | | | 26 | | 0x27 (0x47) OCROA Timer/Counter0 Output Compare Register A 97 0x26 (0x46) TCNT0 Timer/Counter0 (8 Bit) 97 0x25 (0x45) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | | | | - | | | - | - | - | - | | | 0x26 (0x46) TCNT0 Timer/Counter0 (8 Bit) 97 0x25 (0x45) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | | | _ | _ | | | _ | - | - | _ | | | 0x25 (0x45) Reserved - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | , , | | | | Tin | | | ister A | | | | | 0x24 (0x44) TCCR0A FOC0A WGM00 COM0A1 COM0A0 WGM01 CS02 CS01 CS00 95 0x23 (0x43) GTCCR TSM - - - - - PSR2 PSR10 130, 150 0x22 (0x42) EEARH - - - - - - EEAR8 25 0x21 (0x41) EEARL EEPROM Address Register Low Byte 25 25 0x20 (0x40) EEDR EEPROM Data Register 25 0x1F (0x3F) EECR - - - EERIE EEMWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - - INTO 59 | | | | | | | | | | | 97 | | 0x23 (0x43) GTCCR TSM - - - - - - PSR2 PSR10 130, 150 0x22 (0x42) EEARH - - - - - - EEARB 25 0x21 (0x41) EEARL EEPROM Address Register Low Byte 25 0x20 (0x40) EEDR EEPROM Data Register 25 0x1F (0x3F) EECR - - - EERIE EEMWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INTO 59 | | | | | | | | | | | 05 | | 0x22 (0x42) EEARH - - - - - - EEAR8 25 0x21 (0x41) EEARL EEPROM Address Register Low Byte 25 0x20 (0x40) EEDR EEPROM Data Register 25 0x1F (0x3F) EECR - - - EERIE EEMWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INTO 59 | - · · · · · · | | | | | | | | | | | | 0x21 (0x41) EEARL EEPROM Address Register Low Byte 25 0x20 (0x40) EEDR EEPROM Data Register 25 0x1F (0x3F) EECR - - - EERIE EEMWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INTO 59 | | | | | | | | | | | | | 0x20 (0x40) EEDR EEPROM Data Register 25 0x1F (0x3F) EECR - - - EERIE EEWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INTO 59 | ` ' | | | | | | | | | LLARO | | | 0x1F (0x3F) EECR - - - - EERIE EEMWE EEWE EERE 25 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INT0 59 | - · · · · · · | | | | | | | , | | | | | 0x1E (0x3E) GPIOR0 General Purpose I/O Register 0 26 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - INT0 59 | | | - | - | - | | | EEMWE | EEWE | EERE | | | 0x1D (0x3D) EIMSK PCIE1 PCIE0 - - - - - INTO 59 | | | | | | | | | | | | | | | | PCIE1 | PCIE0 | | | | | | INT0 | | | | 0x1C (0x3C) | | PCIF1 | PCIF0 | _ | _ | _ | _ | _ | INTF0 | 60 | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|------| | 0x1B (0x3B) | Reserved | - | - | - | - | - | - | - | - | | | 0x1A (0x3A) | Reserved | - | - | - | - | - | - | - | - | | | 0x19 (0x39) | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | 0x18 (0x38) | Reserved | - | - | - | - | - | - | - | - | | | 0x17 (0x37) | TIFR2 | _ | _ | _ | _ | _ | _ | OCF2A | TOV2 | 149 | | 0x16 (0x36) | TIFR1 | _ | _ | ICF1 | _ | _ | OCF1B | OCF1A | TOV1 | 127 | | 0x15 (0x35) | TIFR0 | - | - | - | - | - | - | OCF0A | TOV0 | 98 | | 0x14 (0x34) | PORTG | _ | _ | PORTG5 | PORTG4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | 83 | | 0x13 (0x33) | DDRG | _ | _ | DDG5 | DDG4 | DDG3 | DDG2 | DDG1 | DDG0 | 83 | | 0x12 (0x32) | PING | - | - | PING5 | PING4 | PING3 | PING2 | PING1 | PING0 | 83 | | 0x11 (0x31) | PORTF | PORTF7 | PORTF6 | PORTF5 | PORTF4 | PORTF3 | PORTF2 | PORTF1 | PORTF0 | 83 | | 0x10 (0x30) | DDRF | DDF7 | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 | 83 | | 0x0F (0x2F) | PINF | PINF7 | PINF6 | PINF5 | PINF4 | PINF3 | PINF2 | PINF1 | PINF0 | 83 | | 0x0E (0x2E) | PORTE | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | 82 | | 0x0D (0x2D) | DDRE | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 | 82 | | 0x0C (0x2C) | PINE | PINE7 | PINE6 | PINE5 | PINE4 | PINE3 | PINE2 | PINE1 | PINE0 | 83 | | 0x0B (0x2B) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 82 | | 0x0A (0x2A) | DDRD | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | 82 | | 0x09 (0x29) | PIND | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | 82 | | 0x08 (0x28) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 82 | | 0x07 (0x27) | DDRC | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | 82 | | 0x06 (0x26) | PINC | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | 82 | | 0x05 (0x25) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 81 | | 0x04 (0x24) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 81 | | 0x03 (0x23) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 81 | | 0x02 (0x22) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 81 | | 0x01 (0x21) | DDRA | DDA7 | DDA6 | DDA5 | DDA4 | DDA3 | DDA2 | DDA1 | DDA0 | 81 | | 0x00 (0x20) | PINA | PINA7 | PINA6 | PINA5 | PINA4 | PINA3 | PINA2 | PINA1 | PINA0 | 81 | Note: - 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. - 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only. - 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega165P is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. # 5. Instruction Set Summary | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------| | ARITHMETIC AND L | OGIC INSTRUCTIONS | | · | | | | ADD | Rd, Rr | Add two Registers | $Rd \leftarrow Rd + Rr$ | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | ADIW | Rdl,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z,C,N,V,S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | $Rd \leftarrow Rd - Rr - C$ | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | $Rd \leftarrow Rd - K - C$ | Z,C,N,V,H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z,C,N,V,S | 2 | | AND | Rd, Rr | Logical AND Registers | $Rd \leftarrow Rd \bullet Rr$ | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \bullet K$ | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | $Rd \leftarrow Rd v Rr$ | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z,N,V | 1 | | COM | Rd | One's Complement | $Rd \leftarrow 0xFF - Rd$ | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | $Rd \leftarrow 0x00 - Rd$ | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd v K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (0xFF - K)$ | Z,N,V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Decrement | Rd ← Rd – 1 | Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | $Rd \leftarrow Rd \bullet Rd$ | Z,N,V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z,N,V | 1 | | SER | Rd | Set Register | $Rd \leftarrow 0xFF$ | None | 1 | | MUL | Rd, Rr | Multiply Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z,C | 2 | | MULS | Rd, Rr | Multiply Signed | $R1:R0 \leftarrow Rd \times Rr$ | Z,C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z,C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z,C | 2 | | FMULS | Rd, Rr | Fractional Multiply Signed | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z,C | 2 | | FMULSU | Rd, Rr | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z,C | 2 | | BRANCH INSTRUC | | | T | T | _ | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | JMP | k | Direct Jump | PC ← k | None | 3 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 3 | | CALL | k | Direct Subroutine Call | PC ← k | None | 4 | | RET<br>RETI | | Subroutine Return | PC ← STACK | None | 4 | | | | | | | | | | 5.15 | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CPSE<br>CP | Rd,Rr | Compare, Skip if Equal Compare | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd – Rr | Z, N,V,C,H | 1/2/3<br>1 | | CPSE<br>CP<br>CPC | Rd,Rr<br>Rd,Rr | Compare, Skip if Equal Compare Compare with Carry | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C | Z, N,V,C,H<br>Z, N,V,C,H | 1/2/3<br>1<br>1 | | CPSE CP CPC CPI | Rd,Rr<br>Rd,Rr<br>Rd,K | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C<br>Rd − K | Z, N,V,C,H<br>Z, N,V,C,H<br>Z, N,V,C,H | 1/2/3<br>1<br>1<br>1 | | CPSE CP CPC CPI SBRC | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C<br>Rd − K<br>if (Rr(b)=0) PC ← PC + 2 or 3 | Z, N,V,C,H<br>Z, N,V,C,H<br>Z, N,V,C,H<br>None | 1/2/3<br>1<br>1<br>1<br>1<br>1/2/3 | | CPSE CP CPC CPI SBRC SBRS | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$<br>Rd - Rr<br>Rd - Rr - C<br>Rd - K<br>if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$ | Z, N,V,C,H<br>Z, N,V,C,H<br>Z, N,V,C,H<br>None | 1/2/3<br>1<br>1<br>1<br>1<br>1/2/3<br>1/2/3 | | CPSE CP CPC CPI SBRC SBRS SBIC | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$<br>Rd - Rr<br>Rd - Rr - C<br>Rd - K<br>if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$ | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None | 1/2/3<br>1<br>1<br>1<br>1/2/3<br>1/2/3<br>1/2/3 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Set | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$<br>Rd - Rr<br>Rd - Rr - C<br>Rd - K<br>if $(Rr(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$<br>if $(P(b)=1) PC \leftarrow PC + 2 \text{ or } 3$ | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Set Branch if Status Flag Set | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C<br>Rd − K<br>if (Rr(b)=0) PC ← PC + 2 or 3<br>if (Rr(b)=1) PC ← PC + 2 or 3<br>if (P(b)=0) PC ← PC + 2 or 3<br>if (P(b)=1) PC ← PC + 2 or 3<br>if (SREG(s) = 1) then PC←PC+k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBS | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k<br>s, k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Set Branch if Status Flag Set Branch if Status Flag Cleared | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C<br>Rd − K<br>if (Rr(b)=0) PC ← PC + 2 or 3<br>if (Rr(b)=1) PC ← PC + 2 or 3<br>if (P(b)=0) PC ← PC + 2 or 3<br>if (P(b)=1) PC ← PC + 2 or 3<br>if (SREG(s) = 1) then PC←PC+k + 1<br>if (SREG(s) = 0) then PC←PC+k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBC BRBC BREQ | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k<br>s, k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal | if (Rd = Rr) PC ← PC + 2 or 3<br>Rd − Rr<br>Rd − Rr − C<br>Rd − K<br>if (Rr(b)=0) PC ← PC + 2 or 3<br>if (Rr(b)=1) PC ← PC + 2 or 3<br>if (P(b)=0) PC ← PC + 2 or 3<br>if (P(b)=1) PC ← PC + 2 or 3<br>if (SREG(s) = 1) then PC ← PC+k + 1<br>if (SREG(s) = 0) then PC ← PC+k + 1<br>if (Z = 1) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBC BRBC BREQ BRNE | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k<br>s, k<br>k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Not Equal | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k + 1 if (SREG(s) = 0) then PC ← PC+k + 1 if (Z = 1) then PC ← PC + k + 1 if (Z = 0) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBC BREQ BRNE BRCS | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k<br>s, k<br>k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Not Equal Branch if Carry Set | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 1) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBC BREQ BRNE BRCC BRCC | Rd,Rr<br>Rd,Kr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>s, k<br>s, k<br>k<br>k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Status Flag Cleared Branch if Not Equal Branch if Carry Set Branch if Carry Set | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC←PC+k + 1 if (SREG(s) = 0) then PC←PC+k + 1 if (Z = 1) then PC ← PC + k + 1 if (Z = 0) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BRBC BREQ BRNE BRCC BRCC BRSH | Rd,Rr<br>Rd,Rr<br>Rd,K<br>Rr, b<br>Rr, b<br>P, b<br>P, b<br>S, k<br>S, k<br>k<br>k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Set Branch if Carry Cleared Branch if Carry Cleared | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC←PC+k + 1 if (SREG(s) = 0) then PC←PC+k + 1 if (Z = 0) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBS BRBC BREQ BRIE BRCC BRSH BRCC BRSH | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b S, k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Cleared Branch if Carry Cleared Branch if Same or Higher Branch if Lower | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k + 1 if (Z = 0) then PC ← PC+k + 1 if (Z = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREC BREC BREC BREC BREC BREC BREC | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k s, k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Otary Set Branch if Carry Set Branch if Carry Cleared Branch if Same or Higher Branch if Lower Branch if Minus | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k + 1 if (SREG(s) = 0) then PC ← PC+k + 1 if (Z = 0) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 0) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 if (C = 1) then PC ← PC + k + 1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREC BREQ BRCA BRCA BRCA BRCA BRCA BRCA BRCA BRCA | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Not Equal Branch if Carry Set Branch if Carry Cleared Branch if Same or Higher Branch if Lower Branch if Minus Branch if Plus | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 0) then PC ← PC + k+1 if (C = 1) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 1) then PC ← PC + k+1 if (C = 1) then PC ← PC + k+1 if (N = 1) then PC ← PC + k+1 if (N = 0) then PC ← PC + K+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREC BREQ BRNE BRCC BRNE BRCC BRNE BRCC BRNE BRCC BRSH BRCC BRSH BRCC BRSH BRCC BRSH BRLO BRMI BRPL BRGE | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Cleared Branch if Carry Cleared Branch if Same or Higher Branch if Lower Branch if Minus Branch if Plus Branch if Greater or Equal, Signed | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (N = 1) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREC BREQ BRNE BRCC BRSH BRCC BRSH BRLO BRMI BRPL BRGE BRCL BRGE | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Status Flag Cleared Branch if Not Equal Branch if Carry Set Branch if Carry Cleared Branch if Carry Cleared Branch if Same or Higher Branch if I Lower Branch if Hinus Branch if Minus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (N = 1) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N ⊕ V = 0) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREQ BRNE BRCC BRSH BRCC BRSH BRLO BRMI BRLO BRMI BRPL BRGE BRLT BRHS | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Set Branch if Carry Cleared Branch if Same or Higher Branch if I Lower Branch if I Lower Branch if Minus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREQ BRNE BRCC BRNE BRCC BRSH BRIC BRCL BRCL BRCL BRCL BRCL BRCL BRCL BRC | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Set Branch if Carry Cleared Branch if Same or Higher Branch if Lower Branch if I Lower Branch if Minus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set Branch if Half Carry Flag Cleared | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=0) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 1) then PC ← PC + k+1 if (N = 1) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | CPSE CP CPC CPC CPI SBRC SBRS SBIC SBIS BRBS BRBC BREC BREC BREC BRIC BRIC BRIC BRIC BRIC BRIC BRIC BRI | Rd,Rr Rd,Rr Rd,K Rr, b Rr, b P, b P, b s, k k k k k k k k k k k k | Compare, Skip if Equal Compare Compare with Carry Compare Register with Immediate Skip if Bit in Register Cleared Skip if Bit in Register is Set Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register Cleared Skip if Bit in I/O Register is Set Branch if Status Flag Set Branch if Status Flag Cleared Branch if Equal Branch if Carry Set Branch if Carry Set Branch if Carry Cleared Branch if Same or Higher Branch if I Lower Branch if I Lower Branch if Minus Branch if Greater or Equal, Signed Branch if Less Than Zero, Signed Branch if Half Carry Flag Set | if (Rd = Rr) PC ← PC + 2 or 3 Rd − Rr Rd − Rr − C Rd − K if (Rr(b)=0) PC ← PC + 2 or 3 if (Rr(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (P(b)=1) PC ← PC + 2 or 3 if (SREG(s) = 1) then PC ← PC+k+1 if (SREG(s) = 0) then PC ← PC+k+1 if (Z = 1) then PC ← PC + k+1 if (Z = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (C = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 if (N = 0) then PC ← PC + k+1 | Z, N,V,C,H Z, N,V,C,H Z, N,V,C,H None None None None None None None None | 1/2/3 1 1 1 1 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2/3 1/2 1/2 | | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------| | BRVC | k | Branch if Overflow Flag is Cleared | if (V = 0) then PC ← PC + k + 1 | None | 1/2 | | BRIE | k | Branch if Interrupt Enabled | if ( I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if ( I = 0) then PC ← PC + k + 1 | None | 1/2 | | BIT AND BIT-TEST | INSTRUCTIONS | | | | | | SBI | P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | CBI | P,b | Clear Bit in I/O Register | I/O(P,b) ← 0 | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z,C,N,V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$ | None | 1 | | BSET | S | Flag Set | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | s | Flag Clear | $SREG(s) \leftarrow 0$ | SREG(s) | 1 | | BST | Rr, b | Bit Store from Register to T | $T \leftarrow Rr(b)$ | T | 1 | | BLD | Rd, b | Bit load from T to Register | $Rd(b) \leftarrow T$ | None | 1 | | SEC | | Set Carry | C ← 1 | С | 1 | | CLC | | Clear Carry | C ← 0 | С | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z←1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | 1←1 | 1 | 1 | | CLI | | Global Interrupt Disable | 1 ← 0 | 1 | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Twos Complement Overflow. | V ← 1 | V | 1 | | CLV | | Clear Twos Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | Т | 1 | | CLT | | Clear T in SREG | T ← 0 | Т | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | H | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | DATA TRANSFER | | 1 | T | 1 | 1 . | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | MOVW | Rd, Rr | Copy Register Word | Rd+1:Rd ← Rr+1:Rr | None | 1 | | LDI | Rd, K | Load Immediate | Rd ← K | None | 1 | | | | | $Rd \leftarrow (X)$ | | 2 | | LD | Rd, X | Load Indirect | | None | | | LD | Rd, X+ | Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | | LD<br>LD | Rd, X+<br>Rd, - X | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ | None<br>None | 2 | | LD<br>LD<br>LD | Rd, X+<br>Rd, - X<br>Rd, Y | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ | None<br>None<br>None | 2 2 | | LD LD LD LD | Rd, X+<br>Rd, - X<br>Rd, Y<br>Rd, Y+ | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None<br>None<br>None | 2<br>2<br>2 | | LD LD LD LD | Rd, X+<br>Rd, - X<br>Rd, Y<br>Rd, Y+<br>Rd, - Y | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ | None None None None None | 2<br>2<br>2<br>2 | | LD LD LD LD LD LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+ | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ | None None None None None None None | 2<br>2<br>2<br>2<br>2 | | LD LDD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, - Y Rd, Y+q Rd, Z | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, - Y Rd, Y+q Rd, Z Rd, Z+ | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect with Displacement | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect from SRAM | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (K)$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect with Displacement Load Direct from SRAM Store Indirect | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (X | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD ST | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, X+q Rd, k X, Rr X+, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (X +$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, Z+ Rd, Z- Rd, Z+ Rd, -Z Rd, X+q Rd, K X, Rr X+, Rr - X, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (X q$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD L | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd,Y+q Rd, Z Rd, Z+ Rd, Z- Rd, Z+ Rd, -Z Rd, X+q Rd, K X, Rr X+, Rr - X, Rr Y, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (X q$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LS ST ST ST ST | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, Z+q Rd, K X, Rr X+, Rr - X, Rr Y+, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (X q$ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LD LD LD LD LD LD S S S S S S S | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z+ Rd, Z+ Rd, -Z Rd, Z+q Rd, Z+q Rd, X+q Rd, K X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD LD LD LD LD LD LD LD LD ST ST ST ST ST STD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, -Z Rd, X+q Rd, K X, Rr X+, Rr -X, Rr Y+, Rr -Y, Rr Y+q, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (X + q) ($ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y+, Rr -Y, Rr Y+q, Rr Z, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Y + q)$ $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + q)$ $Rd \leftarrow (X | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr -X, Rr Y+, Rr -Y, Rr Y+q, Rr Z+, Rr Z+, Rr Z+, Rr Z+, Rr Z+, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (X $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+, Rr - Z, Rr Z+, Rr - Z, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Pre-Dec. with Displacement Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (X $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z+q, Rr Z+q,Rr Z+q,Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect with Displacement Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect with Displacement Store Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+, Rr - Z, Rr Z+, Rr - Z, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect with Displacement Load Indirect with Displacement Load Indirect with Displacement Load Direct from SRAM Store Indirect from SRAM Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), | None None None None None None None None | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z+q,Rr Z+q,Rr Z+q,Rr k, Rr Z+q,Rr k, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $Rd \leftarrow (X), X \leftarrow X + 1$ $X \leftarrow X - 1, Rd \leftarrow (X)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, Rd \leftarrow (Y)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z + 1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$ $Rd \leftarrow (Z + Q)$ $Rd \leftarrow (X)$ $(X) \leftarrow Rr$ $(X) \leftarrow Rr, X \leftarrow X + 1$ $X \leftarrow X - 1, (X) \leftarrow Rr$ $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ $Y \leftarrow Y - 1, (Y) \leftarrow Rr$ $(Y + Q) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z) \leftarrow Rr$ $(Z + Q) \leftarrow Rr$ $(X + Q) \leftarrow Rr$ $(Z + Q) \leftarrow Rr$ $(X + Q) \leftarrow Rr$ $(Z | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, K X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+q,Rr Z+q,Rr k, Rr Rd, Z | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Stor | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (K) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y + q) \leftarrow Rr \\ (Z) $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+q Rd, k X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z+q,Rr Z+q,Rr Z+q,Rr k, Rr Z+q,Rr k, Rr | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect with Displacement Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. Store Indirect and Pre-Dec. | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (X $ | None None None None None None None None | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | LD | Rd, X+ Rd, - X Rd, Y Rd, Y+ Rd, - Y Rd, Y+ Rd, - Y Rd, Y+q Rd, Z Rd, Z+ Rd, -Z Rd, Z+ Rd, -Z Rd, K X, Rr X+, Rr - X, Rr Y+, Rr - Y, Rr Y+q,Rr Z, Rr Z+, Rr Z+q,Rr Z+q,Rr k, Rr Rd, Z | Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect and Pre-Dec. Load Indirect and Post-Inc. Load Indirect and Pre-Dec. Load Indirect with Displacement Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect and Post-Inc. Load Indirect with Displacement Load Direct from SRAM Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Post-Inc. Store Indirect and Pre-Dec. Store Indirect Stor | $ \begin{array}{c} Rd \leftarrow (X), X \leftarrow X + 1 \\ X \leftarrow X - 1, Rd \leftarrow (X) \\ Rd \leftarrow (Y) \\ Rd \leftarrow (Y), Y \leftarrow Y + 1 \\ Y \leftarrow Y - 1, Rd \leftarrow (Y) \\ Rd \leftarrow (Y + q) \\ Rd \leftarrow (Z), Z \leftarrow Z + 1 \\ Z \leftarrow Z - 1, Rd \leftarrow (Z) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (Z + q) \\ Rd \leftarrow (K) \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (X) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y) \leftarrow Rr \\ (Y + q) \leftarrow Rr \\ (Z) $ | None None None None None None None None | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-----------------|-----------|-------------------------|------------------------------------------|-------|---------| | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | MCU CONTROL INS | TRUCTIONS | | | | | | NOP | | No Operation | | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | BREAK | | Break | For On-chip Debug Only | None | N/A | # **Ordering Information** | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|------------------------------------|------------------------|-------------------------------| | 8 | 1.8 - 5.5V | ATmega165PV-8AU<br>ATmega165PV-8MU | 64A<br>64M1 | Industrial<br>(-40°C to 85°C) | | 16 | 2.7 - 5.5V | ATmega165P-16AU<br>ATmega165P-16MU | 64A<br>64M1 | Industrial<br>(-40°C to 85°C) | - Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. $V_{CC}$ , see Figure 26-1 on page 303 and Figure 26-2 on page 304. | | Package Type | | | | | | |------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 64A | 64-Lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | | | | | 64M1 | 64-pad, 9 x 9 x 1.0 mm body, lead pitch 0.50 mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | | | | | | # 7. Packaging Information # 7.1 64A # **COMMON DIMENSIONS** (Unit of Measure = mm) | | , | | | | |--------|-------|----------|-------|--------| | SYMBOL | MIN | NOM | MAX | NOTE | | А | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 15.75 | 16.00 | 16.25 | | | D1 | 13.90 | 14.00 | 14.10 | Note 2 | | E | 15.75 | 16.00 | 16.25 | | | E1 | 13.90 | 14.00 | 14.10 | Note 2 | | В | 0.30 | _ | 0.45 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | | 0.80 TYP | | | #### Notes: - 1. This package conforms to JEDEC reference MS-026, Variation AEB. - Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.10 mm maximum. | | TITLE | DRAWING NO. | REV. | |--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>64A</b> , 64-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | 64A | В | # 7.2 64M1 - 8. Errata - 8.1 ATmega165P Rev. G No known errata. 8.2 ATmega165P Rev. A to F Not sampled. # 9. Datasheet Revision History Please note that the referring page numbers in this section are referring to this document. The referring revision in this section are referring to the document revision. # 9.1 Rev. I 08/07 - 1. Updated "Features" on page 1. - 2. Updated bit description in "SREG AVR Status Register" on page 11. - 3. Updated "Starting a Conversion" on page 210. - 4. Updated Table 21-6 on page 225. - 5. Updated "System and Reset Characteristics" on page 306. - 6. Updated representation of bit fields, i.e. from WGM13:0 to WGM1[3:0]. ## 9.2 Rev. H 11/06 - 1. Updated "Low-frequency Crystal Oscillator" on page 31. - 2. Updated Table 26-6 on page 307. - 3. Updated note in Table 26-6 on page 307. # 9.3 Rev. G 09/06 - 1. Updated "Calibrated Internal RC Oscillator" on page 29. - 2. Updated "System Control and Reset" on page 44. - 3. Updated Table 7-9 on page 32 and Table 7-10 on page 32. - 4. Added note for Table 25-15 on page 286 - 5. Updated "Parallel Programming Characteristics" on page 282. - 6. Updated "Electrical Characteristics" on page 301. # 9.4 Rev. F 08/06 - 1. Updated Table 12-12 on page 78. - 2. Updated "DC Characteristics" on page 301. # 9.5 Rev. E 08/06 - 1. Updated "Low-frequency Crystal Oscillator" on page 31. - 2. Updated "Device Identification Register" on page 234. - 3. Updated "Signature Bytes" on page 273. - 4. Added Table 25-6 on page 273. # 9.6 Rev. D 07/06 - 1. Updated "Register Description" on page 81. - 2. Updated "Fast PWM Mode" on page 90. - 3. Updated "Fast PWM Mode" on page 113. - 4. Updated Features in "USI Universal Serial Interface" on page 192. - 5. Added "Clock speed considerations." on page 199. - 6. Updated Table 13-2 on page 95, Table 13-4 on page 96, Table 14-2 on page 121, Table 14-3 on page 122, Table 14-4 on page 123, Table 16-2 on page 146 and Table 16-4 on page 147. - 7. Updated "UCSRnC USART Control and Status Register n C" on page 185. - 8. Updated "Register Summary" on page 347. # 9.7 Rev. C 06/06 - 1. Updated typos. - 2. Updated "Calibrated Internal RC Oscillator" on page 29. - 3. Updated "OSCCAL Oscillator Calibration Register" on page 35. - 4. Added Table 26-2 on page 305. # 9.8 Rev. B 04/06 - 1. Updated "Calibrated Internal RC Oscillator" on page 29. - 1. Updated "Sleep Modes" on page 37. # 9.9 Rev. A 03/06 1. Initial revision. # Headquarters Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 ### International Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe France Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 #### **Product Contact** Web Site www.atmel.com Technical Support avr@atmel.com Sales Contact www.atmel.com/contacts Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof AVR<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.