



# DUAL N-CHANNEL ENHANCEMENT MODE EPAD® MATCHED PAIR MOSFET ARRAY

 $V_{GS(th)} = +3.3V$ 

#### **GENERAL DESCRIPTION**

ALD111933 are monolithic dual N-Channel MOSFETs matched at the factory using ALD's proven EPAD® CMOS technology. These devices are intended for low voltage, small signal applications.

ALD111933 MOSFETs are designed and built with exceptional device electrical characteristics matching. Since these devices are on the same monolithic chip, they also exhibit excellent tempco tracking characteristics. Each device is versatile as a circuit element and is a useful design component for a broad range of analog applications. They are basic building blocks for current sources, differential amplifier input stages, transmission gates, and multiplexer applications. For most applications, connect V- and N/C pins to the most negative voltage potential in the system. All other pins must have voltages within these voltage limits.

The ALD111933 devices are built for minimum offset voltage and differential thermal response, and they are designed for switching and amplifying applications in +3.0V to +10V systems where low input bias current, low input capacitance and fast switching speed are desired. Since these are MOSFET devices, they feature very large (almost infinite) current gain in a low frequency, or near DC, operating environment.

The ALD111933 are suitable for use in precision applications which require very high current gain, beta, such as current mirrors and current sources. The high input impedance and the high DC current gain of the Field Effect Transistors result in extremely low current loss through the control gate. The DC current gain is limited by the gate input leakage current, which is specified at 30pA at room temperature. For example, DC beta of the device at a drain current of 3mA and input leakage current of 30pA at 25°C is = 3mA/30pA = 100,000,000.

#### **FEATURES**

- Enhancement-mode (normally off)
- Standard Gate Threshold Voltages: +3.3V
- Matched MOSFET to MOSFET characteristics
- · Tight lot to lot parametric control
- Parallel connection of MOSFETs to increase drain currents
- · Low input capacitance
- V<sub>GS(th)</sub> match to 20mV
- High input impedance  $-10^{12}\Omega$  typical
- Positive, zero, and negative V<sub>GS(th)</sub> temperature coefficient
- DC current gain >108
- · Low input and output leakage currents

#### ORDERING INFORMATION ("L"suffix for lead free version)

| Operating Temperature Range* 0°C to +70°C    |              |                          |  |  |  |  |
|----------------------------------------------|--------------|--------------------------|--|--|--|--|
| 8-Pin 8-Pin Plastic Dip MSOP Package Package |              | 8-Pin<br>SOIC<br>Package |  |  |  |  |
| ALD111933PAL                                 | ALD111933MAL | ALD111933SAL             |  |  |  |  |

\* Contact factory for industrial or military temp. ranges or user-specified threshold voltage values.

## **APPLICATIONS**

- · Precision current mirrors
- · Precision current sources
- · Voltage choppers
- · Differential amplifier input stages
- Discrete voltage comparators
- · Voltage bias circuits
- · Sample and Hold circuits
- Analog inverters
- · Level shifters
- · Source followers and buffers
- · Current multipliers
- · Discrete analog multiplexers/matrices
- · Discrete analog switches
- · Low current voltage clamps
- Voltage detectors
- · Capacitive probes
- Sensor interfaces
- Peak detectors
- · Level shifters
- Multiple preset voltage hysteresis circuits (with other  $V_{GS}(th)$  EPAD MOSFETS)
- · Energy harvesting circuits
- · Zero standby power voltage monitors

### PIN CONFIGURATION



<sup>© 2006</sup> Advanced Linear Devices, Inc. 415 Tasman Drive, Sunnyvale, California 94089 -1706 Tel: (408) 747-1155 Fax: (408) 747-1286 http://www.aldinc.com

## **ABSOLUTE MAXIMUM RATINGS**

| Drain-Source voltage, V <sub>DS</sub>          | 10.6V          |
|------------------------------------------------|----------------|
| Gate-Source voltage, V <sub>GS</sub>           | 10.6V          |
| Power dissipation                              | 500 mW         |
| Operating temperature range PA, SA, MA package | 0°C to +70°C   |
| Storage temperature range                      | 65°C to +150°C |
| Lead temperature, 10 seconds                   | +260°C         |

## **OPERATING ELECTRICAL CHARACTERISTICS**

V- = GND  $T_A = 25^{\circ}C$  unless otherwise specified

**CAUTION:** ESD Sensitive Device. Use static control procedures in ESD controlled environment.

|                                           |                  | ,    | ALD111933           |          |          |                                                                                                    |
|-------------------------------------------|------------------|------|---------------------|----------|----------|----------------------------------------------------------------------------------------------------|
| Parameter                                 | Symbol           | Min  | Тур                 | Max      | Unit     | Test Conditions                                                                                    |
| Gate Threshold Voltage                    | VGS(th)          | 3.25 | 3.3                 | 3.35     | V        | I <sub>DS</sub> =1μA<br>V <sub>DS</sub> = 0.1V                                                     |
| Offset Voltage<br>VGS(th)1-VGS(th)2       | Vos              |      | 2                   | 20       | mV       | I <sub>DS</sub> =1μA                                                                               |
| Offset VoltageTempco                      | TC AVOS          |      | 5                   |          | μV/ °C   | V <sub>DS1</sub> = V <sub>DS2</sub>                                                                |
| GateThreshold Voltage Tempco              | TC∆VGS(th)       |      | -1.7<br>0.0<br>+1.6 |          | mV °C    | $\begin{split} I_D &= 1 \mu A \\ I_D &= 20 \mu A, \ V_{DS} = 0.1 V \\ I_D &= 40 \mu A \end{split}$ |
| On Drain Current                          | IDS (ON)         |      | 6.9<br>3.0          |          | mA       | VGS = +10.0V<br>VGS = +7.3V<br>VDS = +5V                                                           |
| Forward Transconductance                  | GFS              |      | 1.4                 |          | mmho     | VGS = +7.3V<br>V <sub>DS</sub> = +10.4V                                                            |
| Transconductance Mismatch                 | ΔGFS             |      | 1.8                 |          | %        |                                                                                                    |
| Output Conductance                        | GOS              |      | 68                  |          | μmho     | VGS = + 7.3V<br>VDS = +10.4V                                                                       |
| Drain Source On Resistance                | RDS (ON)         |      | 500                 |          | Ω        | V <sub>DS</sub> = 0.1V<br>V <sub>GS</sub> = +5.9V                                                  |
| Drain Source On Resistance<br>Mismatch    | ΔRDS (ON)        |      | 0.5                 |          | %        | V <sub>DS</sub> = 0.1V<br>V <sub>GS</sub> = +7.3V                                                  |
| Drain Source Breakdown Voltage            | BVDSX            | 10   |                     |          | V        | IDS = 1.0μA<br>VGS =+2.3V                                                                          |
| Drain Source Leakage Current <sup>1</sup> | IDS (OFF)        |      | 10                  | 100<br>4 | pA<br>nA | V <sub>GS</sub> = +2.3V<br>V <sub>DS</sub> =10V, T <sub>A</sub> = 125°C                            |
| Gate Leakage Current <sup>1</sup>         | IGSS             |      | 3                   | 30<br>1  | pA<br>nA | V <sub>DS</sub> = 0V V <sub>GS</sub> = 10V<br>T <sub>A</sub> =125°C                                |
| Input Capacitance                         | CISS             |      | 2.5                 |          | pF       |                                                                                                    |
| Transfer Reverse Capacitance              | CRSS             |      | 0.1                 |          | pF       |                                                                                                    |
| Turn-on Delay Time                        | <sup>t</sup> on  |      | 10                  |          | ns       | V+ = 5V R <sub>L</sub> = 5KΩ                                                                       |
| Turn-off Delay Time                       | <sup>t</sup> off |      | 10                  |          | ns       | V+ = 5V R <sub>L</sub> = 5KΩ                                                                       |
| Crosstalk                                 |                  |      | 60                  |          | dB       | f = 100KHz                                                                                         |

Notes: ¹ Consists of junction leakage currents

ALD111933 Advanced Linear Devices 2