#### TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

512Mbits Network FCRAM1 (SSTL\_18 / HSTL\_Interface)

- -4,194,304-WORDS  $\times$  8 BANKS  $\times$  16-BITS
- -8,388,608-WORDS  $\times$  8 BANKS  $\times$  8-BITS

#### **DESCRIPTION**

Network FCRAM $^{TM}$  is Double Data Rate Fast Cycle Random Access Memory. TC59LM914/06AMG is Fast Cycle Random Access Memory (Network FCRAM $^{TM}$ ) containing 536,870,912 memory cells. TC59LM914AMG is organized as 4,194,304-words  $\times$  8 banks  $\times$  16 bits, TC59LM906AMG is organized as 8,388,608-words  $\times$  8 banks  $\times$  8 bits. TC59LM914/06AMG feature a fully synchronous operation referenced to clock edge whereby all operations are synchronized at a clock input which enables high performance and simple user interface coexistence. TC59LM914/06AMG can operate fast core cycle compared with regular DDR SDRAM.

TC59LM914/06AMG is suitable for Network, Server and other applications where large memory density and low power consumption are required. The Output Driver for Network FCRAM<sup>TM</sup> is capable of high quality fast data transfer under light loading condition.

## **FEATURES**

|                   | PARAMETER                           |        | TC59LM914/06 |         |  |  |
|-------------------|-------------------------------------|--------|--------------|---------|--|--|
|                   | TAKAMETEK                           | -37    | -50          |         |  |  |
|                   | Clock Cycle Time (min)              | CL = 3 | 5.5 ns       | 6.0 ns  |  |  |
| <sup>t</sup> CK   |                                     | CL = 4 | 4.5 ns       | 5.5 ns  |  |  |
|                   |                                     | CL = 5 | 3.75 ns      | 5.0 ns  |  |  |
| t <sub>RC</sub>   | Random Read/Write Cycle Time (m     | in)    | 22.5 ns      | 27.5 ns |  |  |
| t <sub>RAC</sub>  | Random Access Time (max)            |        | 22.0 ns      | 24.0 ns |  |  |
| I <sub>DD1S</sub> | Operating Current (single bank) (ma | ax)    | 280 mA       | 240 mA  |  |  |
| $I_{DD2P}$        | Power Down Current (max)            | 90 mA  | 80 mA        |         |  |  |
| $I_{DD6}$         | Self-Refresh Current (max)          | 20 mA  | 20 mA        |         |  |  |

- Fully Synchronous Operation
  - Double Data Rate (DDR)

Data input/output are synchronized with both edges of DQS.

- Differential Clock (CLK and CLK) inputs
  - CS, FN and all address input signals are sampled on the positive edge of CLK.

Output data (DQs and DQS) is aligned to the crossings of CLK and  $\overline{\text{CLK}}$ .

• Fast clock cycle time of 3.75 ns minimum

Clock: 266 MHz maximum

Data: 533 Mbps/pin maximum

- Fast cycle and Short Latency
- Eight independent banks operation

When BA2 input assign to A14 input, TC59LM914/06AMG can function as 4 bank device (Keep backward compatibility to 256Mb)

- Bidirectional differential data strobe signal: TC59LM906AMG
- Bidirectional data strobe signal per byte : TC59LM914AMG
- Distributed Auto-Refresh cycle in 3.9 μs
- Self-Refresh
- Power Down Mode
- Variable Write Length Control
- Write Latency =  $\overline{CAS}$  Latency-1
- Programable CAS Latency and Burst Length

 $\overline{\text{CAS}}$  Latency = 3, 4, 5

Burst Length = 2, 4

• Organization: TC59LM914AMG: 4,194,304 words × 8 banks × 16 bits

TC59LM906AMG : 8,388,608 words  $\times$  8 banks  $\times$  8 bits

• Power Supply Voltage  $V_{DD}$ : 2.5 V ± 0.125V

VDDO: 1.4 V ~ 1.9 V

- 1.8 V CMOS I/O comply with SSTL\_18 and HSTL
- Package: 60Ball BGA, 1mm × 1mm Ball pitch (P–BGA64–1317–1.00AZ)

Notice: FCRAM is trademark of Fujitsu Limited, Japan.



# TC59LM906AMG

## **PIN NAMES**

| PIN      | NAME                |  |  |  |
|----------|---------------------|--|--|--|
| A0~A13   | Address Input       |  |  |  |
| BA0~BA2  | Bank Address        |  |  |  |
| DQ0~DQ7  | Data Input / Output |  |  |  |
| cs       | Chip Select         |  |  |  |
| FN       | Function Control    |  |  |  |
| PD       | Power Down Control  |  |  |  |
| CLK, CLK | Clock Input         |  |  |  |

| PIN              | NAME                                        |
|------------------|---------------------------------------------|
| DQS / DQS        | Write/Read Data Strobe                      |
| $V_{DD}$         | Power (+2.5 V)                              |
| $V_{SS}$         | Ground                                      |
| $V_{DDQ}$        | Power (+1.5 V / +1.8 V)<br>(for I/O buffer) |
| $V_{SSQ}$        | Ground (for I/O buffer)                     |
| V <sub>REF</sub> | Reference Voltage                           |
| NC               | Not Connected                               |

# **PIN ASSIGNMENT (TOP VIEW)**



Depopulated ball

<sup>4</sup> bank operation can be performed using BA2 as A14.

# TC59LM914AMG

# **PIN NAMES**

| PIN      | NAME                |  |  |
|----------|---------------------|--|--|
| A0~A13   | Address Input       |  |  |
| BA0~BA2  | Bank Address        |  |  |
| DQ0~DQ15 | Data Input / Output |  |  |
| cs       | Chip Select         |  |  |
| FN       | Function Control    |  |  |
| PD       | Power Down Control  |  |  |
| CLK, CLK | Clock Input         |  |  |

| PIN              | NAME                                        |  |  |  |
|------------------|---------------------------------------------|--|--|--|
| UDQS/LDQS        | Write/Read Data Strobe                      |  |  |  |
| $V_{DD}$         | Power (+2.5 V)                              |  |  |  |
| V <sub>SS</sub>  | Gorund                                      |  |  |  |
| $V_{DDQ}$        | Power (+1.5 V / +1.8 V)<br>(for I/O buffer) |  |  |  |
| V <sub>SSQ</sub> | Power<br>(for I/O buffer)                   |  |  |  |
| V <sub>REF</sub> | Reference Voltage                           |  |  |  |
| NC               | Not Conneted                                |  |  |  |

# **PIN ASSIGNMENT (TOP VIEW)**

ball pitch=1.0 x 1.0mm 2 3 4 5 6 x 16 (Index) Α DQ15 DQ1 В VSSC С DQ2  $V_{DDC}$ D DQ12 DQ11 DQ3 Е DQ10 V<sub>SS</sub>Q DQ5  $(V_{DD}Q)$ (NC) F NC DQ9 DQ6  $V_{DDC}$ VSSQ G DQ8 DQ7  $V_{DD}Q$ VSSC NC (UDQS NC Н VREF VSS BA2  $V_{DD}$ J NC CLK Κ cs  $\overline{\text{PD}}$ NC L A11 А9 BA1 BA0 M Α8 Α7 A0 A10 Ν A6 Ρ R

Depopulated ball

<sup>4</sup> bank operation can be performed using BA2 as A14.

#### **BLOCK DIAGRAM**



Note: The TC59LM906AMG configuration is 8 Banks of 16384 × 512 × 8 of cell array with the DQ pins numbered DQ0~DQ7. The TC59LM914AMG configuration is 8 Banks of 16384 × 256 × 16 of cell array with the DQ pins numbered DQ0~DQ15. TC59LM906AMG has DQS, DQS pin for Differential Data Strobe. TC59LM914AMG has UDQS and LDQS.



# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL              | PARAMETER                             | RATING                      | UNIT | NOTES |
|---------------------|---------------------------------------|-----------------------------|------|-------|
| $V_{DD}$            | Power Supply Voltage                  | -0.3~ 3.3                   | V    |       |
| $V_{DDQ}$           | Power Supply Voltage (for I/O buffer) | -0.3~V <sub>DD</sub> + 0.3  | V    |       |
| V <sub>IN</sub>     | Input Voltage                         | -0.3~V <sub>DD</sub> + 0.3  | V    |       |
| V <sub>OUT</sub>    | Output and I/O pin Voltage            | -0.3~V <sub>DDQ</sub> + 0.3 | V    |       |
| $V_{REF}$           | Input Reference Voltage               | -0.3~V <sub>DD</sub> + 0.3  | V    |       |
| T <sub>opr</sub>    | Operating Temperature (case)          | 0~85                        | ℃    |       |
| T <sub>stg</sub>    | Storage Temperature                   | -55~150                     | °C   |       |
| T <sub>solder</sub> | Soldering Temperature (10 s)          | 260                         | %    |       |
| P <sub>D</sub>      | Power Dissipation                     | 2                           | W    |       |
| lout                | Short Circuit Output Current          | ±50                         | mA   |       |

Caution: Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device.

The device is not meant to be operated under conditions outside the limits described in the operational section of this specification.

Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may affect device reliability.

# RECOMMENDED DC, AC OPERATING CONDITIONS (Notes: 1)(T<sub>CASE</sub> = 0~85°C)

| SYMBOL                | PARAMETER                                 | MIN                         | TYP.                | MAX                         | UNIT | NOTES |
|-----------------------|-------------------------------------------|-----------------------------|---------------------|-----------------------------|------|-------|
| $V_{DD}$              | Power Supply Voltage                      | 2.375                       | 2.5                 | 2.625                       | V    |       |
| $V_{DDQ}$             | Power Supply Voltage (for I/O buffer)     | 1.4                         | _                   | 1.9                         | V    |       |
| $V_{REF}$             | Input Reference Voltage                   | V <sub>DDQ</sub> /2 × 95%   | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 × 105%  | V    | 2     |
| V <sub>IH</sub> (DC)  | Input DC High Voltage                     | V <sub>REF</sub> + 0.125    |                     | V <sub>DDQ</sub> + 0.2      | V    | 5     |
| V <sub>IL</sub> (DC)  | Input DC Low Voltage                      | -0.1                        |                     | V <sub>REF</sub> – 0.125    | V    | 5     |
| V <sub>ICK</sub> (DC) | Differential DC Input Voltage             | -0.1                        |                     | V <sub>DDQ</sub> + 0.1      | V    | 10    |
| V <sub>ID</sub> (DC)  | Input DC Differential Voltage.            | 0.4                         |                     | V <sub>DDQ</sub> + 0.2      | V    | 7, 10 |
| V <sub>IH</sub> (AC)  | Input AC High Voltage                     | V <sub>REF</sub> + 0.2      | _                   | V <sub>DDQ</sub> + 0.2      | V    | 3, 6  |
| V <sub>IL</sub> (AC)  | Input AC Low Voltage                      | -0.1                        | _                   | V <sub>REF</sub> – 0.2      | V    | 4, 6  |
| V <sub>ID</sub> (AC)  | Input AC Differential Voltage             | 0.5                         | _                   | V <sub>DDQ</sub> + 0.2      | V    | 7, 10 |
| V <sub>X</sub> (AC)   | Differential AC Input Cross Point Voltage | V <sub>DDQ</sub> /2 – 0.125 | _                   | V <sub>DDQ</sub> /2 + 0.125 | V    | 8, 10 |
| V <sub>ISO</sub> (AC) | Differential AC Middle Level              | V <sub>DDQ</sub> /2 – 0.125 | _                   | V <sub>DDQ</sub> /2 + 0.125 | V    | 9, 10 |

Note:

- (1) All voltages referenced to VSS, VSSQ.
- (2) VREF is expected to track variations in VDDQ DC level of the transmitting device. Peak to peak AC noise on VREF may not exceed ±2% VREF (DC).
- (3) Overshoot limit:  $V_{IH (max)} = V_{DDQ} + 0.7 \text{ V}$  with a pulse width  $\leq 5 \text{ ns}$ .
- (4) Undershoot limit:  $V_{IL (min)} = -0.7 \text{ V}$  with a pulse width  $\leq 5 \text{ ns}$ .
- (5) V<sub>IH</sub> (DC) and V<sub>IL</sub> (DC) are levels to maintain the current logic state.
- (6) VIH (AC) and VIL (AC) are levels to change to the new logic state.
- (7) VID is magnitude of the difference between VTR input level and VCP input level.
- (8) The value of  $V_X(AC)$  is expected to equal  $V_{DDQ}/2$  of the transmitting device.
- (9) VISO means {VICK (VTR) + VICK (VCP)} /2.
- (10) Refer to the figure below. VTR is the true input (such as CLK, DQS) level and VCP is the complementary input (such as CLK, DQS) level.



(11) In the case of external termination, VTT (termination voltage) should be gone in the range of VREF (DC) ± 0.04 V.

#### **CAPACITANCE** $(V_{DD} = 2.5V, V_{DDQ} = 1.8 \text{ V}, f = 1 \text{ MHz}, Ta = 25^{\circ}\text{C})$

| SYMBOL           | PARAMETER                            | MIN | MAX | Delta | UNIT |
|------------------|--------------------------------------|-----|-----|-------|------|
| C <sub>IN</sub>  | Input pin Capacitance                | 1.5 | 2.5 | 0.25  | pF   |
| C <sub>INC</sub> | Clock pin (CLK, CLK) Capacitance     | 1.5 | 2.5 | 0.25  | pF   |
| C <sub>I/O</sub> | DQ, DQS, UDQS, LDQS, DQS Capacitance | 2.5 | 4   | 0.5   | pF   |
| C <sub>NC</sub>  | NC pin Capacitance                   | _   | 4   | _     | pF   |

Note: These parameters are periodically sampled and not 100% tested.



## RECOMMENDED DC OPERATING CONDITIONS

 $(V_{DD}=2.5V \pm 0.125V, V_{DDQ}=1.4V \sim 1.9V, T_{CASE}=0\sim85^{\circ}C)$ 

| CVMDOL            | DADAMETED                                                                                                                                                                                                                                                                                                                                                                                                           | M   | AX  | LINIT | NOTES   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|---------|
| SYMBOL            | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                           | -37 | -50 | UNIT  | NOTES   |
| I <sub>DD1S</sub> | Operating Current $t_{CK} = \text{min, } I_{RC} = \text{min };$ Read/Write command cycling ; $0 \ V \leq V_{IN} \leq V_{IL} \ (AC) \ (\text{max}), \ V_{IH} \ (AC) \ (\text{min}) \leq V_{IN} \leq V_{DDQ} \ ;$ 1 bank operation, Burst length = 4 ; Address change up to 2 times during minimum $I_{RC}$ .                                                                                                         | 280 | 240 |       | 1, 2    |
| I <sub>DD2N</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                     | 120 | 100 |       | 1, 2    |
| I <sub>DD2P</sub> | Standby (Power Down) Current $t_{CK} = \text{min}, \ \overline{CS} = V_{IH}, \ \overline{PD} = V_{IL} \ (Power Down) \ ;$ $0 \ V \leq V_{IN} \leq V_{DDQ} \ ;$ All banks: inactive state                                                                                                                                                                                                                            | 90  | 80  |       | 1, 2    |
| I <sub>DD4W</sub> | Write Operating Current (4 Banks)<br>8 Bank Interleaved continuos burst wirte operation ; $t_{CK} = \text{min, } l_{RC} = \text{min.}$ Burst Length = 4, CAS Latency = 5 $0 \ V \leq V_{IN} \leq V_{IL} \ (AC) \ (\text{max}), \ V_{IH} \ (AC) \ (\text{min}) \leq V_{IN} \leq V_{DDQ} \ ;$ Address inputs change once per clock cycle ; DQ and DQS inputs change twice per clock cycle.                            | 450 | 350 | mA    | 1, 2    |
| I <sub>DD4R</sub> | Read Operating Current (4 Banks)<br>8 Bank Interleaved continuos burst wirte operation ; $t_{CK} = min, \ l_{RC} = min, \ l_{OUT} = 0mA \ ;$ $Burst \ Length = 4,  CAS  Latency = 5 \ ;$ $0 \ V \leq V_{IN} \leq V_{IL} \ (AC) \ (max), \ V_{IH} \ (AC) \ (min) \leq V_{IN} \leq V_{DDQ} \ ;$ $Address \ inputs \ change \ once \ per \ clock \ cycle \ ;$ $Read \ data \ change \ twice \ per \ clock \ cycle \ .$ | 450 | 350 |       | 1, 2    |
| I <sub>DD5B</sub> | Burst Auto Refresh Current Refresh command at every IREFC at interval ; $t_{\underline{CK}} = \min \ {}_{Z}I_{REFC} = \min \ CAS \ Latency = 5$ $0 \ V \leq V_{IN} \leq V_{IL} \ (AC) \ (max), \ V_{IH} \ (AC) \ (min) \leq V_{IN} \leq V_{DDQ} \ ;$ Address inputs change up to 2 times during minimum IREFC. DQ and DQS inputs change twice per clock cycle.                                                      | 280 | 250 |       | 1, 2, 3 |
| I <sub>DD6</sub>  | Self-Refresh Current Self-Refresh mode $\overline{PD} = 0.2 \text{ V}, 0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DDQ}}$                                                                                                                                                                                                                                                                            | 20  | 20  |       | 2       |

Notes: 1. These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values of  $t_{CK}$ ,  $t_{RC}$  and  $t_{RC}$ .

<sup>2.</sup> These parameters define the current between  $V_{\mbox{DD}}$  and  $V_{\mbox{SS}}$ .

<sup>3.</sup> I<sub>DD5B</sub> is specified under burst refresh condition. Actual system should use distributed refresh that meet t<sub>REFI</sub> specification.



# $\frac{RECOMMENDED\ DC\ OPERATING\ CONDITIONS}{(V_{DD}=2.5V\pm0.125V,\ V_{DDQ}=1.4V\ \sim1.9V,\ T_{CASE}=0{\sim}85{^{\circ}C})}$

| SYMBOL               |                                                                        | PARAMETER                        |                           | MIN   | MAX | UNIT | NOTES |
|----------------------|------------------------------------------------------------------------|----------------------------------|---------------------------|-------|-----|------|-------|
| ILI                  | Input Leakage Current ( 0 V ≤ V <sub>IN</sub> ≤ V <sub>DDQ</sub> , all | other pins not under test = 0    | V)                        | -5    | 5   | μΑ   |       |
| I <sub>LO</sub>      | Output Leakage Curre<br>(Output disabled, 0 V ≤                        | -5                               | 5                         | μΑ    |     |      |       |
| I <sub>REF</sub>     | V <sub>REF</sub> Current                                               |                                  |                           | -5    | 5   | μΑ   |       |
| I <sub>OH</sub> (DC) | Name of Outroot Britan                                                 |                                  | V <sub>OH</sub> = 1.420V  | -5.6  | _   |      |       |
| I <sub>OL</sub> (DC) | Normal Output Driver                                                   |                                  | V <sub>OL</sub> = 0.280V  | 5.6   | _   |      |       |
| I <sub>OH</sub> (DC) | 0, 0, 15;                                                              |                                  | V <sub>OH</sub> = 1.420V  | -9.8  | _   | mA   | 1     |
| I <sub>OL</sub> (DC) | Strong Output Driver                                                   | Output Source DC Current         | V <sub>OL</sub> = 0.280V  | 9.8   | _   |      |       |
| I <sub>OH</sub> (DC) |                                                                        | (V <sub>DDQ</sub> = 1.7V ~ 1.9V) | V <sub>OH</sub> = 1.420V  | -2.8  | _   |      |       |
| I <sub>OL</sub> (DC) | Weak Output Driver                                                     |                                  | V <sub>OL</sub> = 0.280V  | 2.8   | _   |      |       |
| I <sub>OH</sub> (DC) | Full Strength Output                                                   |                                  | V <sub>OH</sub> = 1.420V  | -13.4 | _   |      |       |
| I <sub>OL</sub> (DC) | Driver                                                                 |                                  | V <sub>OL</sub> = 0.280V  | 13.4  | _   |      | 1, 2  |
| I <sub>OH</sub> (DC) | N 10 1 15:                                                             |                                  | $V_{OH} = V_{DDQ} - 0.4V$ | -4    | _   | - mA |       |
| I <sub>OL</sub> (DC) | Normal Output Driver                                                   |                                  | V <sub>OL</sub> = 0.4V    | 4     | _   |      |       |
| I <sub>OH</sub> (DC) | 0, 0, 15;                                                              |                                  | $V_{OH} = V_{DDQ} - 0.4V$ | -8    | _   |      | 4     |
| I <sub>OL</sub> (DC) | Strong Output Driver                                                   | Output Source DC Current         | V <sub>OL</sub> = 0.4V    | 8     | _   |      | 1     |
| I <sub>OH</sub> (DC) | W 10 / 15 :                                                            | (V <sub>DDQ</sub> = 1.4V ~ 1.6V) | Not defined               | _     | _   |      |       |
| I <sub>OL</sub> (DC) | Weak Output Driver                                                     |                                  | Not defined               | _     | _   |      |       |
| I <sub>OH</sub> (DC) | Full Strength Output                                                   |                                  | $V_{OH} = V_{DDQ} - 0.4V$ | -10   | _   |      |       |
| I <sub>OL</sub> (DC) | Driver                                                                 |                                  | V <sub>OL</sub> = 0.4V    | 10    | _   |      | 1, 2  |

Notes: 1. Refer to output driver characteristics for the detail. Output Driver Strength is selected by Extended Mode Register.

<sup>2.</sup> In case of Full Strength Output Driver, OCD calibration (Off chip Driver impedance adjustment) can be used. The specification of Full Strength Output Driver defines the default value after power-up.



# AC CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 2)

| O)/MPOL             | DADAMETED                                                |                                 | -3                                      | 37                               | -5                                      | 0                            | LINUT | NOTEO  |
|---------------------|----------------------------------------------------------|---------------------------------|-----------------------------------------|----------------------------------|-----------------------------------------|------------------------------|-------|--------|
| SYMBOL              | PARAMETER                                                |                                 | MIN                                     | MAX                              | MIN                                     | MAX                          | ns    | NOTES  |
| t <sub>RC</sub>     | Random Cycle Time                                        |                                 | 22.5                                    | _                                | 27.5                                    | _                            |       | 3      |
|                     |                                                          | $C_L = 3$                       | 5.5                                     | 8.5                              | 6.0                                     | 8.5                          |       | 3      |
| tcĸ                 | Clock Cycle Time                                         | $C_L = 4$                       | 4.5                                     | 8.5                              | 5.5                                     | 8.5                          |       | 3      |
|                     |                                                          | C <sub>L</sub> = 5              | 3.75                                    | 8.5                              | 5.0                                     | 8.5                          |       | 3      |
| t <sub>RAC</sub>    | Random Access Time                                       |                                 | _                                       | 22.0                             | _                                       | 24                           |       | 3      |
| tcH                 | Clock High Time                                          |                                 | 0.45 × t <sub>CK</sub>                  | _                                | 0.45 × t <sub>CK</sub>                  | _                            |       | 3      |
| t <sub>CL</sub>     | Clock Low Time                                           |                                 | 0.45 × t <sub>CK</sub>                  | _                                | 0.45 × t <sub>CK</sub>                  | _                            |       | 3      |
| tCKQS               | DQS Access Time from CLK                                 |                                 | -0.45                                   | 0.45                             | -0.6                                    | 0.6                          |       | 3,8,10 |
| t <sub>QSQ</sub>    | Data Output Skew from DQS                                |                                 | _                                       | 0.25                             | _                                       | 0.35                         |       | 4      |
| t <sub>AC</sub>     | Data Access Time from CLK                                |                                 | -0.5                                    | 0.5                              | -0.65                                   | 0.65                         |       | 3,8,10 |
| t <sub>OH</sub>     | Data Output Hold Time from C                             | LK                              | -0.5                                    | 0.5                              | -0.65                                   | 0.65                         |       | 3, 8   |
| tQSPRE              | DQS (read) Preamble Pulse W                              | /idth                           | 0.9 × t <sub>CK</sub>                   | $1.1 \times t_{CK}$              | 0.9 × t <sub>CK</sub>                   | $1.1 \times t_{CK}$          |       | 3, 8   |
| t <sub>HP</sub>     | CLK half period (minimum of Actual $t_{CH}$ , $t_{CL}$ ) |                                 | min(t <sub>CH</sub> , t <sub>CL</sub> ) | _                                | min(t <sub>CH</sub> , t <sub>CL</sub> ) | _                            |       | 3      |
| t <sub>QSP</sub>    | DQS (read) Pulse Width                                   |                                 | t <sub>HP</sub> -t <sub>QHS</sub>       |                                  | t <sub>HP</sub> -t <sub>QHS</sub>       | _                            |       | 4, 8   |
| t <sub>QSQV</sub>   | Data Output Valid Time from D                            | Data Output Valid Time from DQS |                                         |                                  | t <sub>HP</sub> -t <sub>QHS</sub>       | _                            |       | 4, 8   |
| t <sub>QHS</sub>    | DQ, DQS Hold Skew factor                                 |                                 |                                         | 0.055 × t <sub>CK</sub><br>+0.17 |                                         | $0.055 \times t_{CK} + 0.17$ |       |        |
| t <sub>DQSS</sub>   | DQS (write) Low to High Setup Time                       |                                 | $0.75 \times t_{CK}$                    | 1.25 × t <sub>CK</sub>           | 0.75 × t <sub>CK</sub>                  | 1.25 × t <sub>CK</sub>       | ns    | 3      |
| t <sub>DSPRE</sub>  | DQS (write) Preamble Pulse W                             | idth                            | $0.25 \times t_{CK}$                    |                                  | $0.25 \times t_{CK}$                    | _                            |       | 4      |
| t <sub>DSPRES</sub> | DQS First Input Setup Time                               |                                 | 0                                       |                                  | 0                                       | _                            |       | 3      |
| <sup>t</sup> DSPREH | DQS First Low Input Hold Time                            | е                               | $0.25 \times t_{CK}$                    |                                  | $0.25 \times t_{CK}$                    | _                            |       | 3      |
| t <sub>DSP</sub>    | DQS High or Low Input Pulse W                            | /idth                           | $0.35 \times t_{CK}$                    | $0.65 \times t_{CK}$             | $0.35 \times t_{CK}$                    | $0.65 \times t_{\text{CK}}$  |       | 4      |
|                     |                                                          | $C_L = 3$                       | 0.75                                    | _                                | 1.0                                     | _                            |       | 3, 4   |
| toss                | DQS Input Falling Edge to Clock Setup Time               | $C_L = 4$                       | 0.75                                    | _                                | 1.0                                     | _                            |       | 3, 4   |
|                     |                                                          | C <sub>L</sub> = 5              | 0.75                                    | _                                | 1.0                                     | _                            |       | 3, 4   |
| tDSH                | DQS Input Falling Edge Hold CLK                          | Time from                       | 0.55                                    | _                                | 0.75                                    | _                            |       | 3, 4   |
| tDSPST              | DQS (write) Postamble Pulse W                            | /idth                           | 0.4 × t <sub>CK</sub>                   | _                                | 0.4 × t <sub>CK</sub>                   | _                            |       | 4      |
|                     |                                                          | $C_L = 3$                       | 0.75                                    |                                  | 1.0                                     | _                            |       | 3, 4   |
| tDSPSTH             | DQS (write) Postamble Hold<br>Time                       | $C_L=4$                         | 0.75                                    | _                                | 1.0                                     | _                            |       | 3, 4   |
|                     |                                                          | $C_L = 5$                       | 0.75                                    | _                                | 1.0                                     | _                            |       | 3, 4   |
| tDSSK               | UDQS – LDQS Skew (×16)                                   |                                 | -0.5× t <sub>CK</sub>                   | 0.5× t <sub>CK</sub>             | -0.5× t <sub>CK</sub>                   | $0.5 \times t_{CK}$          |       |        |
| t <sub>DS</sub>     | Data Input Setup Time from De                            | QS                              | 0.35                                    | _                                | 0.45                                    | _                            |       | 4      |
| tDH                 | Data Input Hold Time from DQS                            |                                 | 0.35                                    | _                                | 0.45                                    | _                            |       | 4      |
| t <sub>IS</sub>     | Command/Address Input Setu                               | p Time                          | 0.5                                     | _                                | 0.7                                     | _                            |       | 3      |
| tıH                 | Command/Address Input Hold                               | Time                            | 0.5                                     | _                                | 0.7                                     | _                            |       | 3      |



# AC CHARACTERISTICS AND OPERATING CONDITIONS (Notes: 1, 2) (continued)

| 0.445.01           | 212115772                                               |                    | -3                   | 37  | -5                     | 0    |       |       |
|--------------------|---------------------------------------------------------|--------------------|----------------------|-----|------------------------|------|-------|-------|
| SYMBOL             | PARAMETER                                               |                    | MIN                  | MAX | MIN                    | MAX  | UNIT  | NOTES |
| $t_{LZ}$           | Data-out Low Impedance Time                             | from CLK           | -0.5                 | _   | -0.65                  | _    |       | 3,6,8 |
| t <sub>HZ</sub>    | Data-out High Impedance Time                            | from CLK           | _                    | 0.5 | _                      | 0.65 |       | 3,7,8 |
| t <sub>QSLZ</sub>  | DQS-out Low Impedance Time                              | from CLK           | -0.5                 | _   | -0.65                  | _    |       | 3,6,8 |
| tQSHZ              | DQS-out High Impedance Time                             | e from CLK         | -0.5                 | 0.5 | -0.65                  | 0.65 |       | 3,7,8 |
| tQPDH              | Last output to PD High Hold                             | Time               | 0                    | _   | 0                      | _    |       |       |
| t <sub>PDEX</sub>  | Power Down Exit Time                                    |                    | 0.6                  | _   | 0.8                    | _    | ns    | 3     |
| t <sub>T</sub>     | Input Transition Time                                   |                    | 0.1                  | 1   | 0.1                    | 1    |       |       |
| t <sub>FPDL</sub>  | PD Low Input Window for Se Entry                        | lf-Refresh         | $-0.5 \times t_{CK}$ | 5   | -0.5 × t <sub>CK</sub> | 5    |       | 3     |
| t <sub>OIT</sub>   | OCD drive mode output delay                             | time               | 0                    | 12  | 0                      | 12   |       |       |
| t <sub>REFI</sub>  | Auto-Refresh Average Interval                           |                    | 0.4                  | 3.9 | 0.4                    | 3.9  |       | 5     |
| t <sub>PAUSE</sub> | Pause Time after Power-up                               |                    | 200                  | _   | 200                    | _    | μS    |       |
|                    | Random Read/Write Cycle                                 | $C_L = 3$          | 5                    | _   | 5                      | _    |       |       |
| I <sub>RC</sub>    | Time                                                    | $C_L=4$            | 5                    | _   | 5                      | _    |       |       |
|                    | (applicable to same bank)                               | $C_L = 5$          | 6                    | _   | 6                      | _    |       |       |
| I <sub>RCD</sub>   | RDA/WRA to LAL Command Ir (applicable to same bank)     | put Delay          | 1                    | 1   | 1                      | 1    |       |       |
|                    | LAL to RDAWRA Command Input Delay                       | C <sub>L</sub> = 3 | 4                    | _   | 4                      | _    |       |       |
| I <sub>RAS</sub>   |                                                         | $C_L = 4$          | 4                    | _   | 4                      | _    |       |       |
|                    | (applicable to same bank)                               | C <sub>L</sub> = 5 | 5                    | _   | 5                      | _    |       |       |
| I <sub>RBD</sub>   | Random Bank Access Delay (applicable to other bank)     |                    | 2                    | _   | 2                      | _    |       |       |
| Inven              | LAL following RDA to WRA Delay                          | B <sub>L</sub> = 2 | 2                    | _   | 2                      | _    |       |       |
| I <sub>RWD</sub>   | (applicable to other bank)                              | B <sub>L</sub> = 4 | 3                    | _   | 3                      | _    |       |       |
| I <sub>WRD</sub>   | LAL following WRA to RDA Del (applicable to other bank) | lay                | 1                    | _   | 1                      | _    |       |       |
|                    |                                                         | $C_L = 3$          | 5                    | _   | 5                      | _    | cycle |       |
| I <sub>RSC</sub>   | Mode Register Set Cycle<br>Time                         | $C_L = 4$          | 5                    | _   | 5                      | _    |       |       |
|                    |                                                         | $C_L = 5$          | 6                    | _   | 6                      | _    |       |       |
| $I_{PD}$           | PD Low to Inactive State of Ir                          | nput Buffer        | _                    | 1   | _                      | 1    |       |       |
| I <sub>PDA</sub>   | PD High to Active State of Inp                          | out Buffer         | _                    | 1   | _                      | 1    |       |       |
|                    | Davier davis made valid from                            | $C_L = 3$          | 15                   | _   | 15                     | _    |       |       |
| $I_{PDV}$          | Power down mode valid from REF command                  | $C_L = 4$          | 18                   | _   | 18                     | _    |       |       |
|                    |                                                         | $C_L = 5$          | 22                   | _   | 22                     | _    |       |       |
|                    |                                                         | $C_L = 3$          | 15                   | _   | 15                     | _    | _     |       |
| I <sub>REFC</sub>  | Auto-Refresh Cycle Time                                 | $C_L = 4$          | 18                   | _   | 18                     |      | _     |       |
|                    |                                                         | $C_L = 5$          | 22                   | _   | 22                     |      | _     |       |
| I <sub>CKD</sub>   | REF Command to Clock Input<br>Self-Refresh Entry        | Disable at         | I <sub>REFC</sub>    | _   | I <sub>REFC</sub>      | _    |       |       |
| I <sub>LOCK</sub>  | DLL Lock-on Time (applicable command)                   | to RDA             | 200                  | _   | 200                    | _    |       |       |



#### **AC TEST CONDITIONS**

| SYMBOL                | PARAMETER                                   | VALUE                  | UNIT | NOTES |
|-----------------------|---------------------------------------------|------------------------|------|-------|
| V <sub>IH (min)</sub> | Input High Voltage (minimum)                | V <sub>REF</sub> + 0.2 | V    |       |
| V <sub>IL (max)</sub> | Input Low Voltage (maximum)                 | V <sub>REF</sub> - 0.2 | V    |       |
| $V_{REF}$             | Input Reference Voltage                     | V <sub>DDQ</sub> /2    | V    |       |
| $V_{TT}$              | Termination Voltage                         | V <sub>REF</sub>       | V    |       |
| V <sub>SWING</sub>    | Input Signal Peak to Peak Swing             | 0.7                    | V    |       |
| Vr                    | Differential Clock Input Reference Level    | V <sub>X</sub> (AC)    | V    |       |
| V <sub>ID</sub> (AC)  | Input Differential Voltage                  | 1.0                    | V    |       |
| SLEW                  | Input Signal Minimum Slew Rate              | 2.5                    | V/ns |       |
| V <sub>OTR</sub>      | Output Timing Measurement Reference Voltage | V <sub>DDQ</sub> /2    | V    | 9     |





 $SLEW = (V_{IH\;min}\;(AC) - V_{IL\;max}\;(AC))/\Delta T$ 

AC Test Load

#### Note:

- Transition times are measured between V<sub>IH min</sub> (DC) and V<sub>IL max</sub> (DC).
   Transition (rise and fall) of input signals have a fixed slope.
- (2) If the result of nominal calculation with regard to t<sub>CK</sub> contains more than one decimal place, the result is rounded up to the nearest decimal place.
  (i.e., t<sub>DOSS</sub> = 0.75 × t<sub>CK</sub>, t<sub>CK</sub> = 5 ns, 0.75 × 5 ns = 3.75 ns is rounded up to 3.8 ns.)
- (3) These parameters are measured from the differential clock (CLK and  $\overline{\text{CLK}}$ ) AC cross point.
- (4) These parameters are measured from signal transition point of DQS crossing  $V_{REF}$  level.

  In case of  $\overline{DQS}$  enable mode, these parameters are measured from the crossing point of DQS and  $\overline{DQS}$ .
- (5) The tREFI (max) applies to equally distributed refresh method. The tREFI (min) applies to both burst refresh method and distributed refresh method. In such case, the average interval of eight consecutive Auto-Refresh commands has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles which can be performed within 3.2  $\mu$ s (8 × 400 ns) is to 8 times in the maximum.
- (6) Low Impedance State is specified at  $V_{DDQ}/2 \pm 0.2 \text{ V}$  from steady state.
- (7) High Impedance State is specified where output buffer is no longer driven.
- (8) These parameters depend on the clock jitter. These parameters are measured at stable clock.
- (9) Output timing is measured by using Normal driver strength at V<sub>DDQ</sub> = 1.7V~1.9V. Output timing is measured by using Strong driver strength at V<sub>DDQ</sub> = 1.4V~1.6V.
- (10) These parameters are measured at t<sub>CK</sub> = minimum~6.0ns. When t<sub>CK</sub> is longer than 6.0ns, these parameters are specified as below for all Speed version

 $t_{CKQS} (MIN/MAX) = -0.6ns / 0.6ns, t_{AC} (MIN/MAX) = -0.65ns / 0.65ns$ 



#### **POWER UP SEQUENCE**

- (1) As for  $\overline{PD}$ , being maintained by the low state ( $\leq 0.2 \text{ V}$ ) is desirable before a power-supply injection.
- (2) Apply V<sub>DD</sub> before or at the same time as V<sub>DDQ</sub>.
- (3) Apply V<sub>DDO</sub> before or at the same time as V<sub>REF</sub>.
- (4) Start clock (CLK, CLK) and maintain stable condition for 200 μs (min).
- (5) After stable power and clock, apply DESL and take  $\overline{PD} = H$ .
- (6) Issue EMRS to enable DLL and to define driver strength with OCD calibration mode exit command (A7~A9=0). (Note: 1, 2)
- (7) Issue MRS for set  $\overline{\text{CAS}}$  latency (CL), Burst Type (BT), and Burst Length (BL). (Note: 1)
- (8) Issue two or more Auto-Refresh commands (Note: 1).
- (9) Ready for normal operation after 200 clocks from Extended Mode Register programming.
- (10) If OCD calibration (Off Chip Driver impedance adjustment) is used, execute OCD calibration sequence.

#### Notes:

- (1) Sequence 6, 7 and 8 can be issued in random order.
- (2) Set  $\overline{DQS}$  mode for TC59LM906AMG.
- (3) L = Logic Low, H = Logic High
- (4) All DQs output level are high impedance state during power up sequence.





# **TIMING DIAGRAMS**

## **Input Timing**

#### Command and Address



#### **Data**

• TC59LM906AMG DQS enable mode



#### Data

- TC59LM906AMG DQS disable mode
- TC59LM914AMG



Refer to the Command Truth Table.

## Timing of the CLK, CLK



Rev 1.0

2004-08-20 13/59

#### Read Timing (Burst Length = 4)



The correspondence of LDQS, UDQS to DQ. (TC59LM914AMG)

| LDQS | DQ0~DQ7  |
|------|----------|
| UDQS | DQ8~DQ15 |

 $\overline{\text{DQS}}$  is Hi-Z in  $\overline{\text{DQS}}$  disable mode.

DQS mode is chosen by EMRS. (TC59LM906AMG)

When  $\overline{DQS}$  is enable, the condition of  $\overline{DQS}$  is changed from Hi-Z to "High at Preamble and the condition of  $\overline{DQS}$  is changed from "High" to Hi-Z at Postamble.

**Rev 1.0** 

2004-08-20 14/59

#### Write Timing (Burst Length = 4)



| UDQS DQ8~DQ15 | LDQS | DQ0~DQ7  |
|---------------|------|----------|
|               | UDQS | DQ8~DQ15 |

 $\overline{\text{DQS}}$  is ignored in  $\overline{\text{DQS}}$  disable mode.

DQS mode is chosen by EMRS. (TC59LM906AMG)



## trefi, tpause, Ixxxx Timing



#### Write Timing (x16 device) (Burst Length =4)



**Rev 1.0** 

2004-08-20 17/59



## FUNCTION TRUTH TABLE (Notes: 1, 2, 3)

Command Truth Table (Notes: 4)

#### • The First Command

| SYMBOL | FUNCTION              | <del>CS</del> | FN | BA2~BA0 | A13~A9 | A8 | A7 | A6~A0 |
|--------|-----------------------|---------------|----|---------|--------|----|----|-------|
| DESL   | Device Deselect       | Н             | ×  | ×       | ×      | ×  | ×  | ×     |
| RDA    | Read with Auto-close  | L             | Н  | ВА      | UA     | UA | UA | UA    |
| WRA    | Write with Auto-close | L             | L  | ВА      | UA     | UA | UA | UA    |

#### • The Second Command (The next clock of RDA or WRA command)

| SYMBOL | FUNCTION                  | <del>CS</del> | FN | BA1~<br>BA0 | BA2 | A13 | A12~<br>A11 | A10~A<br>9 | A8 | A7 | A6~A0 |
|--------|---------------------------|---------------|----|-------------|-----|-----|-------------|------------|----|----|-------|
| LAL    | Lower Address Latch (x16) | Н             | ×  | ×           | V   | V   | V           | ×          | ×  | LA | LA    |
| LAL    | Lower Address Latch (x8)  | Н             | ×  | ×           | V   | V   | ×           | ×          | LA | LA | LA    |
| REF    | Auto-Refresh              | L             | ×  | ×           | ×   | ×   | ×           | ×          | ×  | ×  | ×     |
| MRS    | Mode Register Set         | L             | ×  | V           | L   | L   | L           | L          | L  | V  | V     |

Notes: 1. L = Logic Low, H = Logic High, × = either L or H, V = Valid (specified value), BA = Bank Address, UA = Upper Address, LA = Lower Address

- 2. All commands are assumed to issue at a valid state.
- 3. All inputs for command (excluding SELFX and PDEX) are latched on the crossing point of differential clock input where CLK goes to High.
- 4. Operation mode is decided by the combination of 1st command and 2nd command. Refer to "STATE DIAGRAM" and the command table below.

#### Read Command Table

| COMMAND (SYMBOL) | CS | FN | BA2~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
|------------------|----|----|---------|--------|----|----|-------|-------|
| RDA (1st)        | L  | Н  | ВА      | UA     | UA | UA | UA    |       |
| LAL (2nd)        | Н  | ×  | ×       | ×      | LA | LA | LA    | 5     |

Note 5: For x16 device, A8 is "X" (either L or H).

#### Write Command Table

#### • TC59LM914AMG

| COMMAND(SYMBOL) | cs | FN | BA1~<br>BA0 | BA2  | A13  | A12  | A11  | A10~<br>A9 | A8 | A7 | A6~A0 |
|-----------------|----|----|-------------|------|------|------|------|------------|----|----|-------|
| WRA (1st)       | L  | L  | ВА          | UA   | UA   | UA   | UA   | UA         | UA | UA | UA    |
| LAL (2nd)       | Н  | ×  | ×           | LVW0 | LVW1 | UVW0 | UVW1 | ×          | ×  | LA | LA    |

#### TC59LM906AMG

| COMMAND(SYMBOL) | cs | FN | BA1~<br>BA0 | BA2 | A13 | A12 | A11 | A10~<br>A9 | A8 | A7 | A6~A0 |
|-----------------|----|----|-------------|-----|-----|-----|-----|------------|----|----|-------|
| WRA (1st)       | L  | L  | ВА          | UA  | UA  | UA  | UA  | UA         | UA | UA | UA    |
| LAL (2nd)       | Н  | ×  | ×           | VW0 | VW1 | ×   | ×   | ×          | LA | LA | LA    |

Notes: 6. BA2, A13 ~ A11 are used for Variable Write Length (VW) control at Write Operation.



# **FUNCTION TRUTH TABLE (continued)**

#### VW Truth Table

| Burst Length | Function              | VW0 | VW1 |
|--------------|-----------------------|-----|-----|
| BL=2         | Write All Words       | L   | ×   |
| DL=2         | Write First One Word  | Н   | ×   |
|              | Reserved              | L   | L   |
| DI 4         | Write All Words       | Н   | L   |
| DL=4         | Write First Two Words | L   | Н   |
| }            | Write First One Word  | Н   | Н   |

Note 7: For x16 device, LVW0 and LVW1 control DQ0~DQ7. UVW0 and UVW1 control DQ8~DQ15.

#### Mode Register Set Command Table

| COMMAND (SYMBOL) | cs | FN | BA2~BA0 | A13~A9 | A8 | A7 | A6~A0 | NOTES |
|------------------|----|----|---------|--------|----|----|-------|-------|
| RDA (1st)        | L  | Н  | ×       | ×      | ×  | ×  | ×     |       |
| MRS (2nd)        | L  | ×  | V       | ٧      | V  | ٧  | V     | 8     |

Notes: 8. Refer to "MODE REGISTER TABLE".

#### **Auto-Refresh Command Table**

| FUNCTION     | COMMAND   | CURRENT | P     | D | cs | FN  | BA2~BA0 | A12 A0  | A8 | A7 | A6 A0 | NOTES |
|--------------|-----------|---------|-------|---|----|-----|---------|---------|----|----|-------|-------|
| FUNCTION     | (SYMBOL)  | STATE   | n – 1 | n | CS | ΓIN | DAZ~DAU | A 13~A9 | Ao | A7 | A6~A0 | NOTES |
| Active       | WRA (1st) | Standby | Н     | Н | L  | L   | ×       | ×       | ×  | ×  | ×     |       |
| Auto-Refresh | REF (2nd) | Active  | Н     | Н | L  | ×   | ×       | ×       | ×  | ×  | ×     |       |

## Self-Refresh Command Table

| FUNCTION              | COMMAND   | CURRENT      | P     | D | cs | FN  | BA2~BA0 | A13~A9  | A8 | A7 | A6~A0 | NOTES |
|-----------------------|-----------|--------------|-------|---|----|-----|---------|---------|----|----|-------|-------|
| FUNCTION              | (SYMBOL)  | STATE        | n – 1 | n | CS | LIN | DAZ~DAU | A 13~A9 | Ao | A7 | A6~A0 | NOTES |
| Active                | WRA (1st) | Standby      | Н     | Н | L  | L   | ×       | ×       | ×  | ×  | ×     |       |
| Self-Refresh Entry    | REF (2nd) | Active       | Н     | L | L  | ×   | ×       | ×       | ×  | ×  | ×     | 9, 10 |
| Self-Refresh Continue | _         | Self-Refresh | L     | L | ×  | ×   | ×       | ×       | ×  | ×  | ×     |       |
| Self-Refresh Exit     | SELFX     | Self-Refresh | L     | Н | Н  | ×   | ×       | ×       | ×  | ×  | ×     | 11    |

#### Power Down Table

| FUNCTION            | COMMAND<br>(SYMBOL) | CURRENT<br>STATE | PD    |   | cs | FN  | BA2~BA0 | A13~A9 | ۸٥ | A7 | AC AO | NOTES |
|---------------------|---------------------|------------------|-------|---|----|-----|---------|--------|----|----|-------|-------|
|                     |                     |                  | n – 1 | n | CS | FIN | BAZ~BAU | A13~A9 | A8 | A/ | A6~A0 | NOTES |
| Power Down Entry    | PDEN                | Standby          | Н     | L | Н  | ×   | ×       | ×      | ×  | ×  | ×     | 10    |
| Power Down Continue | _                   | Power Down       | L     | L | ×  | ×   | ×       | ×      | ×  | ×  | ×     |       |
| Power Down Exit     | PDEX                | Power Down       | L     | Н | Н  | ×   | ×       | ×      | ×  | ×  | ×     | 11    |

Notes: 9.  $\overline{PD}$  has to be brought to Low within tFPDL from REF command.

10. PD should be brought to Low after DQ's state turned high impedance.

11. When  $\overline{PD}$  is brought to High from Low, this function is executed asynchronously.



# **FUNCTION TRUTH TABLE** (continued)

| CURRENT STATE              | PD n - 1 n |   | cs | FN | ADDRESS | COMMAND                         | ACTION                                  | NOTES |
|----------------------------|------------|---|----|----|---------|---------------------------------|-----------------------------------------|-------|
|                            | Н          | Н | Н  | ×  | ×       | DESL                            | NOP                                     |       |
| Idle                       | Н          | Н | L  | Н  | BA, UA  | RDA                             | Row activate for Read                   |       |
|                            | Н          | Н | L  | L  | BA, UA  | WRA                             | Row activate for Write                  |       |
|                            | Н          | L | Н  | ×  | ×       | PDEN                            | Power Down Entry                        | 12    |
|                            | Н          | L | L  | ×  | ×       | _                               | Illegal                                 |       |
|                            | L          | × | ×  | ×  | ×       | _                               | Refer to Power Down State               |       |
|                            | Н          | Н | Н  | ×  | LA      | LAL                             | Begin Read                              |       |
| Row Active for Read        | Н          | Н | L  | ×  | Op-code | MRS/EMRS                        | Access to Mode Register                 |       |
|                            | Н          | L | Н  | ×  | ×       | PDEN                            | Illegal                                 |       |
|                            | Н          | L | L  | ×  | ×       | MRS/EMRS                        | Illegal                                 |       |
|                            | L          | × | ×  | ×  | ×       | _                               | Invalid                                 |       |
|                            | Н          | Н | Н  | ×  | LA      | LAL                             | Begin Write                             |       |
| Row Active for Write       | Н          | Н | L  | ×  | ×       | REF Auto-Refresh                |                                         |       |
|                            | Н          | L | Н  | ×  | ×       | PDEN Illegal                    |                                         |       |
|                            | Н          | L | L  | ×  | ×       | REF (self)                      | Self-Refresh Entry                      |       |
|                            | L          | × | ×  | ×  | ×       | — Invalid                       |                                         |       |
|                            | Н          | Н | Н  | ×  | ×       | DESL Continue Burst Read to End |                                         |       |
|                            | Н          | H | L  | H  | BA, UA  | RDA Illegal                     |                                         | 13    |
|                            | Н          | Н | L  | L  | BA, UA  | WRA                             | Illegal                                 | 13    |
| Read                       | H          | L | Н  | ×  | ×       | PDEN                            | Illegal                                 | 13    |
|                            | Н          | L | L  |    |         | FDLIN                           | Illegal                                 |       |
|                            | L          | × | ×  | ×  | ×       | _                               | Invalid                                 |       |
|                            | _          | × | ×  | ×  | ×       |                                 | Data Write & Continue Burst Write to    |       |
| Write                      | Н          | Н | H  | ×  | ×       | DESL                            | End                                     |       |
|                            | Н          | Н | L  | Н  | BA, UA  | RDA                             | Illegal                                 | 13    |
|                            | Н          | H | L  | L  | BA, UA  | WRA                             | Illegal                                 | 13    |
|                            | Н          | L | H  | ×  | ×       | PDEN                            | Illegal                                 |       |
|                            | H          | L | L  | ×  | ×       | _                               | Illegal                                 |       |
|                            | L          | × | ×  | ×  | ×       |                                 | Invalid                                 |       |
| Auto-Refreshing            | Н          | Н | H  | ×  | ×       | DESL                            | NOP → Idle after I <sub>REFC</sub>      |       |
|                            | Н          | Н | L  | Н  | BA, UA  | RDA                             | Illegal                                 |       |
|                            | Н          | Н | L  | L  | BA, UA  | WRA                             | Illegal                                 |       |
|                            | Н          | L | Н  | ×  | ×       | PDEN                            | Self-Refresh Entry                      | 14    |
|                            | Н          | L | L  | ×  | ×       | _                               | Illegal                                 |       |
|                            | L          | × | ×  | ×  | ×       | _                               | Refer to Self-Refreshing State          |       |
| Mode Register<br>Accessing | Н          | Н | Н  | ×  | ×       | DESL                            | NOP → Idle after I <sub>RSC</sub>       |       |
|                            | Н          | Н | L  | Н  | BA, UA  | RDA Illegal                     |                                         |       |
|                            | Н          | Н | L  | L  | BA, UA  | WRA                             | Illegal                                 |       |
|                            | Н          | L | Н  | ×  | ×       | PDEN                            | Illegal                                 |       |
|                            | Н          | L | L  | ×  | ×       | — Illegal                       |                                         |       |
|                            | L          | × | ×  | ×  | ×       | — Invalid                       |                                         |       |
| Power Down                 | Н          | × | ×  | ×  | ×       | _                               | Invalid                                 |       |
|                            | L          | L | ×  | ×  | ×       | _                               | Maintain Power Down Mode                |       |
|                            | L          | Н | Н  | ×  | ×       | PDEX                            | Exit Power Down Mode → Idle after tpdex |       |
|                            | L          | Н | L  | ×  | ×       | _                               | Illegal                                 |       |
| Call Defreching            | Н          | × | ×  | ×  | ×       | _                               | Invalid                                 |       |
|                            | L          | L | ×  | ×  | ×       | _                               | Maintain Self-Refresh                   |       |
| Self-Refreshing            | L          | Н | Н  | ×  | ×       | SELFX                           | Exit Self-Refresh → Idle after IREFC    |       |
| I .                        | L          | Н | L  | ×  | ×       |                                 | Illegal                                 |       |

Notes: 12. Illegal if any bank is not idle.

<sup>13.</sup> Illegal to bank in specified states; Function may be legal in the bank inidicated by Bank Address (BA).

<sup>14.</sup> Illegal if t<sub>FPDL</sub> is not satisfied.

### **MODE REGISTER TABLE**

#### Regular Mode Register (Notes: 1)



#### Extended Mode Register (Notes: 4)



Notes: 1. Regular Mode Register is chosen using the combination of BA0 = 0 and BA1 = 0.

- 2. "Reserved" places in Regular Mode Register should not be set.
- A7 in Regular Mode Register must be set to "0" (low state).
   Because Test Mode is specific mode for supplier.
- 4. Extended Mode Register is chosen using the combination of BA0 = 1 and BA1 = 0.
- 5. A0 in Extended Mode Register must be set to "0" to enable DLL for normal operation.
- 6. A11 in Extended Mode Register must be set to "0".
- 7. TC59LM914AMG, A10 in Extended Mode Register is ignored.  $\overline{DQS}$  is available only TC59LM906AMG.

# **STATE DIAGRAM**



must be issued 1 clock after RDA or WRA command input.

# **TIMING DIAGRAMS**

## SINGLE BANK READ TIMING (CL = 3)



Note: TC59LM914AMG doesn't have DQS.

## SINGLE BANK READ TIMING (CL = 4)



Note: TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

## SINGLE BANK READ TIMING (CL = 5)



## SINGLE BANK WRITE TIMING (CL = 3)



Note: TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# SINGLE BANK WRITE TIMING (CL = 4)



Note: TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

## SINGLE BANK WRITE TIMING (CL = 5)



Note: TC59LM914AMG doesn't have DQS.



# SINGLE BANK READ-WRITE TIMING (CL = 3)



Note : TC59LM914AMG doesn't have  $\overline{\,{\rm DQS}\,}$  .

# SINGLE BANK READ-WRITE TIMING (CL = 4)



Note: TC59LM914AMG doesn't have DQS

## SINGLE BANK READ-WRITE TIMING (CL = 5)



Note: TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# MULTIPLE BANK READ TIMING (CL = 3)



Note:  $I_{RC}$  to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{DQS}$ .

# MULTIPLE BANK READ TIMING (CL = 4)



Note: IRC to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# MULTIPLE BANK READ TIMING (CL = 5)



Note:  $I_{RC}$  to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{DQS}$ .

## MULTIPLE BANK WRITE TIMING (CL = 3)



Note:  $I_{RC}$  to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{DQS}$ .

## MULTIPLE BANK WRITE TIMING (CL = 4)



Note:  $I_{RC}$  to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{DQS}$ .

# MULTIPLE BANK WRITE TIMING (CL = 5)



Note: IRC to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# MULTIPLE BANK READ-WRITE TIMING (BL = 2)



Note: IRC to the same bank must be satisfied. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$  .

# MULTIPLE BANK READ-WRITE TIMING (BL = 4)



### WRITE with VARIAVLE WRITE LENGTH (VW) CONTROL (CL = 4)



Note: DQS (  $\overline{DQS}$  ) input must be continued till end of burst count even if some of laster data is masked.

# POWER DOWN TIMING (CL = 4, BL = 4)

Read cycle to Power Down Mode



Note:  $\overline{PD}$  must be kept "High" level until end of Burst data output.

PD should be brought to "High" within t<sub>REFI</sub>(max.) to maintain the data written into cell.

In Power Down Mode, PD "Low" and a stable clock signal must be maintained.

When  $\overline{PD}$  is brought to "High", a valid executable command may be applied IPDA cycles later.

TC59LM914AMG doesn't have DQS.

# POWER DOWN TIMING (CL = 4, BL = 4)

Write cycle to Power Down Mode



Note:  $\overline{PD}$  must be kept "High" level until WL+2 clock cycles from LAL command.  $\overline{PD}$  should be brought to "High" within t<sub>REFI</sub>(max.) to maintain the data written into cell.

In Power Down Mode,  $\overline{PD}$  "Low" and a stable clock signal must be maintained.

When  $\overline{PD}$  is brought to "High", a valid executable command may be applied I<sub>PDA</sub> cycles later.

TC59LM914AMG doesn't have  $\overline{DQS}$ .

# MODE REGISTER SET TIMING (CL = 4, BL = 2)

From Read operation to Mode Register Set operation.



Note: Minimum delay from LAL following RDA to RDA of MRS operation is CL+BL/2. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# MODE REGISTER SET TIMING (CL = 4, BL = 4)

From Write operation to Mode Register Set operation.



Note: Minimum delay from LAL following WRA to RDA of MRS operation is WL+BL/2. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .

# EXTENDED MODE REGISTER SET TIMING (CL = 4, BL = 2)

From Read operation to Extended Mode Register Set operation.



Note: Minimum delay from LAL following RDA to RDA of EMRS operation is CL+BL/2.

DLL switch in Extended Mode Register must be set to enable mode for normal operation.

DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence.

TC59LM914AMG doesn't have DQS.

# $\underline{\mathsf{EXTENDED}}\; \underline{\mathsf{MODE}}\; \underline{\mathsf{REGISTER}}\; \underline{\mathsf{SET}}\; \underline{\mathsf{TIMING}}\; (\mathsf{CL}=\mathsf{4},\,\mathsf{BL}=\mathsf{4})$

From Write operation to Extended Mode Register Set operation.



Note: DLL switch in Extended Mode Register must be set to enable mode for normal operation. DLL lock-on time is needed after initial EMRS operation. See Power Up Sequence.

Minimum delay from LAL following WRA to RDA of EMRS operation is WL+BL/2.

TC59LM914AMG doesn't have DQS.

# AUTO-REFRESH TIMING (CL = 4, BL = 4)



Note: In case of CL = 4, IREFC must be meet 18 clock cycles.

When the Auto-Refresh operation is performed, the synthetic average interval of Auto-Refresh command specified by t<sub>REFI</sub> must be satisfied.

 $t_{\mbox{\scriptsize REFI}}$  is average interval time in 8 Refresh cycles that is sampled randomly.

TC59LM914AMG doesn't have  $\overline{\text{DQS}}$  .



 $t_{\mbox{\scriptsize REFI}}$  is specified to avoid partly concentrated current of Refresh operation that is activated larger area than Read / Write operation.



#### SELF-REFRESH ENTRY TIMING



- 2. PD must be brought to "Low" within the timing between t<sub>FPDL</sub>(min) and t<sub>FPDL</sub>(max) to Self Refresh mode. When PD is brought to "Low" after l<sub>PDV</sub>, FCRAM perform Auto Refresh and enter Power down mode. In case of PD fall between t<sub>FPDL</sub>(max) and l<sub>PDV</sub>, FCRAM will either entry Self-Refresh mode or Power down mode after Auto-Refresh operation. It can't be specified which mode FCRAM operates.
- 3. It is desirable that clock input is continued at least I<sub>CKD</sub> from REF command even though  $\overline{PD}$  is brought to "Low" for Self-Refresh Entry.
- 4. TC59LM914AMG doesn't have DQS.
- 5. In the case of Self-Refresh entry after Write Operation, the delay time from the LAL command following WRA to the REF command is Write Latency (WL) +3 clock cycles minimum.

#### SELF-REFRESH EXIT TIMING



- Notes: 1. is don't care.
  - 2. Clock should be stable prior to  $\overline{PD}$  = "High" if clock input is suspended in Self-Refresh mode.
  - 3. DESL command must be asserted during I<sub>REFC</sub> after  $\overline{PD}$  is brought to "High".
  - 4. IPDA is defined from the first clock rising edge after PD is brought to "High".
  - It is desirable that one Auto-Refresh command is issued just after Self-Refresh Exit before any other operation.
  - Any command (except Read command) can be issued after I<sub>REFC</sub>.
  - 7. Read command (RDA + LAL) can be issued after  $I_{LOCK}$ .
  - 8. TC59LM914AMG doesn't have  $\overline{\text{DQS}}$ .



### **FUNCTIONAL DESCRIPTION**

# Network FCRAM<sup>TM</sup>

FCRAM<sup>TM</sup> is an acronym of Fast Cycle Random Access Memory. The Network FCRAM<sup>TM</sup> is competent to perform fast random core access, low latency and high-speed data transfer.

#### **PIN FUNCTIONS**

#### **CLOCK INPUTS: CLK & CLK**

The CLK and  $\overline{\text{CLK}}$  inputs are used as the reference for synchronous operation. CLK is master clock input. The  $\overline{\text{CS}}$ , FN and all address input signals are sampled on the crossing of the positive edge of CLK and the negative edge of  $\overline{\text{CLK}}$ . The DQS and DQ output are aligned to the crossing point of CLK and  $\overline{\text{CLK}}$ . The timing reference point for the differential clock is when the CLK and  $\overline{\text{CLK}}$  signals cross during a transition.

### POWER DOWN: PD

The PD input controls the entry to the Power Down or Self-Refresh modes. The  $\overrightarrow{PD}$  input does not have a Clock Suspend function like a CKE input of a standard SDRAMs, therefore it is illegal to bring  $\overrightarrow{PD}$  pin into low state if any Read or Write operation is being performed.

# CHIP SELECT & FUNCTION CONTROL: CS & FN

The CS and FN inputs are a control signal for forming the operation commands on FCRAM<sup>TM</sup>. Each operation mode is decided by the combination of the two consecutive operation commands using the  $\overline{CS}$  and FN inputs.

#### BANK ADDRESSES: BA0~BA2

The BA0 to BA2 inputs are latched at the time of assertion of the RDA or WRA command and are selected the bank to be used for the operation. BA0 and BA1 also define which mode register is loaded during the Mode Register Set command (MRS or EMRS).

|         | BA0 | BA1 | BA2 |
|---------|-----|-----|-----|
| Bank #0 | 0   | 0   | 0   |
| Bank #1 | 1   | 0   | 0   |
| Bank #2 | 0   | 1   | 0   |
| Bank #3 | 1   | 1   | 0   |
| Bank #4 | 0   | 0   | 1   |
| Bank #5 | 1   | 0   | 1   |
| Bank #6 | 0   | 1   | 1   |
| Bank #7 | 1   | 1   | 1   |

Also, when BA2 input assign to A14 input, TC59LM914/06AMG can function as 4 bank devices and can keep backward compatibility to 256Mb (4bank) Network FCRAM.

#### ADDRESS INPUTS: A0~A13

Address inputs are used to access the arbitrary address of the memory cell array within each bank. The Upper Addresses with Bank addresses are latched at the RDA or WRA command and the Lower Addresses are latched at the LAL command. The A0 to A13 inputs are also used for setting the data in the Regular or Extended Mode Register set cycle.

|                  | I/O organization | UPPER ADDRESS    | LOWER ADDRESS |  |
|------------------|------------------|------------------|---------------|--|
| 8 bank operation | 8 bits           | A0~A13           | A0~A8         |  |
|                  | 16 bits          | A0~A13           | A0~A7         |  |
| 4 bank operation | 8 bits           | A0~A13, BA2(A14) | A0~A8         |  |
|                  | 16 bits          | A0~A13, BA2(A14) | A0~A7         |  |

#### DATA INPUT/OUTPUT: DQ0~DQ7 or DQ15

The input data of DQ0 to DQ15 are taken in synchronizing with the both edges of DQS input signal. The output data of DQ0 to DQ15 are outputted synchronizing with the both edges of DQS output signal.

#### DATA STROBE: DQS, DQS

The DQS is bi-directional signal. Both edge of DQS are used as the reference of data input or output. In write operation, the DQS used as an input signal is utilized for a latch of write data. In read operation, the DQS is an output signal provides the read data strobe.

TC59LM906AMG has differential data strobe pin (DQS). When  $\overline{DQS}$  is enable mode,  $\overline{DQS}$  is differential output signal for  $\overline{DQS}$  in read operation,  $\overline{DQS}$  in uput are latched at the crossing point of DQS and  $\overline{DQS}$  in Write operation. When  $\overline{DQS}$  is disable mode,  $\overline{DQS}$  is always Hi-Z, and data input are latched at the crossing point of DQS and VREF level.  $\overline{DQS}$  mode is set at Extended Mode Register Set Cycle.

TC59LM914AMG doesn't have DQS pin. Data input are latched at the crossing point of L/UDQS and VREF level in Write operation. LDQS is strobe signal for DQ0-DQ7. UDQS is strobe signal for DQ8-DQ15.

#### POWER SUPPLY: VDD, VDDQ, VSS, VSSQ

 $\ensuremath{V_{DD}}$  and  $\ensuremath{V_{SS}}$  are power supply pins for memory core and peripheral circuits.

VDDQ and VSSQ are power supply pins for the output buffer.

#### **REFERENCE VOLTAGE: VREF**

VREF is reference voltage for all input signals.



#### **COMMAND FUNCTIONS and OPERATIONS**

TC59LM914/06AMG are introduced the two consecutive command input method. Therefore, except for Power Down mode, each operation mode decided by the combination of the first command and the second command from stand-by states of the bank to be accessed.

#### Read Operation (1st command + 2nd command = RDA + LAL)

Issuing the RDA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a read mode. When the LAL command with Lower Addresses is issued at the next clock of the RDA command, the data is read out sequentially synchronizing with the both edges of DQS/DQS output signal (Burst Read Operation). The initial valid read data appears after CAS latency from the issuing of the LAL command. The valid data is outputted for a burst length. The CAS latency, the burst length of read data and the burst type must be set in the Mode Register beforehand. The read operated bank goes back automatically to the idle state after lRC. DQS is differential data strobe signal supported TC59LM906AMG.

#### Write Operation (1st command + 2nd command = WRA + LAL)

Issuing the WRA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a write mode. When the LAL command with Lower Addresses is issued at the next clock of the WRA command, the input data is latched sequentially synchronizing with the both edges of DQS/DQS input signal (Burst Write Operation). The data and DQS/DQS inputs have to be asserted in keeping with clock input after  $\overline{\text{CAS}}$  latency-1 from the issuing of the LAL command. The DQS/ $\overline{\text{DQS}}$  has to be provided for a burst length. The  $\overline{\text{CAS}}$  latency and the burst type must be set in the Mode Register beforehand. The write operated bank goes back automatically to the idle state after  $\overline{\text{IRC}}$ . Write Burst Length is controlled by VW0 and VW1 inputs with LAL command. See VW truth table.  $\overline{\text{DQS}}$  is differential data strobe signal supported TC59LM906AMG.

#### <u>Auto-Refresh Operation</u> (1st command + 2nd command = WRA + REF)

TC59LM914/06AMG are required to refresh like a standard SDRAM. The Auto-Refresh operation is begun with the REF command following to the WRA command. The Auto-Refresh mode can be effective only when all banks are in the idle state. In a point to notice, the write mode started with the WRA command is canceled by the REF command having gone into the next clock of the WRA command instead of the LAL command. The minimum period between the Auto-Refresh command and the next command is specified by  $l_{REFC}$ . However, about a synthetic average interval of Auto-Refresh command, it must be careful. In case of equally distributed refresh, Auto-Refresh command has to be issued within once for every 3.9  $\mu s$  by the maximum. In case of burst refresh or random distributed refresh, the average interval of eight consecutive Auto-Refresh command has to be more than 400 ns always. In other words, the number of Auto-Refresh cycles that be performed within 3.2  $\mu s$  (8  $\times$  400 ns) is to 8 times in the maximum.

# <u>Self-Refresh Operation</u> (1st command + 2nd command = WRA + REF with $\overline{PD}$ = "L")

In case of Self-Refresh operation, refresh operation can be performed automatically by using an internal timer. When all banks are in the idle state and all outputs are in Hi-Z states, the TC59LM914/06AMG become Self-Refresh mode by issuing the Self-Refresh command.  $\overline{PD}$  has to be brought to "Low" within tFPDL from the REF command following to the WRA command for a Self-Refresh mode entry. In order to satisfy the refresh period, the Self-Refresh entry command should be asserted within 3.9  $\mu$ s after the latest Auto-Refresh command. Once the device enters Self-Refresh mode, the DESL command must be continued for lREFC period. In addition, it is desirable that clock input is kept in lCKD period. The device is in Self-Refresh mode as long as  $\overline{PD}$  held "Low". During Self-Refresh mode, all input and output buffers are disabled except for  $\overline{PD}$ , therefore the power dissipation lowers. Regarding a Self-Refresh mode exit,  $\overline{PD}$  has to be changed over from "Low" to "High" along with the DESL command, and the DESL command has to be continuously issued in the number of clocks specified by lREFC. The Self-Refresh exit function is asynchronous operation. It is required that one Auto-Refresh command is issued to avoid the violation of the refresh period just after lREFC from Self-Refresh exit.

# Power Down Mode ( PD= "L")

When all banks are in the idle state and DQ outputs are in Hi-Z states, the TC59LM914/06AMG become Power Down Mode by asserting  $\overline{PD}$  is "Low". When the device enters the Power Down Mode, all input and output buffers are disabled after specified time except for  $\overline{PD}$ . Therefore, the power dissipation lowers. To exit the Power Down Mode,  $\overline{PD}$  has to be brought to "High" and the DESL command has to be issued for two clock cycle after  $\overline{PD}$  goes high. The Power Down exit function is asynchronous operation.



#### <u>Mode Register Set (MRS) and Extended Mode Register Set (EMRS)</u> (1st command + 2nd command = RDA + MRS)

When all banks are in the idle state, issuing the MRS command following to the RDA command can program the Mode Register. In a point to notice, the read mode started with the RDA command is canceled by the MRS command having gone into the next clock of the RDA command instead of the LAL command. The data to be set in the Mode Register is transferred using A0 to A13, BA0 to BA2 address inputs. The TC59LM914/06AMG have two mode registers. These are Regular and Extended Mode Register. The Regular or Extended Mode Register is chosen by BA0 and BA1 in the MRS command. The Regular Mode Register designates the operation mode for a read or write cycle. The Regular Mode Register has four function fields.

The four fields are as follows:

- (R-1) Burst Length field to set the length of burst data
- (R-2) Burst Type field to designate the lower address access sequence in a burst cycle
- (R-3) CAS Latency field to set the access time in clock cycle
- (R-4) Test Mode field to use for supplier only.

The Extended Mode Register has four function fields.

The five fields are as follows:

- (E-1) DLL Switch field to choose either DLL enable or DLL disable.
- (E-2) Output Driver Impedance Control field.
- (E-3) Off-Chip Driver (OCD) Impedance Adjustment for full strength output driver.
- (E-4) DQS enable field.

Once those fields in the Mode Register are set up, the register contents are maintained until the Mode Register is set up again by another MRS command or power supply is lost. The initial value of the Regular or Extended Mode Register after power-up is undefined, therefore the Mode Register Set command must be issued before proper operation.

Regular Mode Register/Extended Mode Register change bits (BA0, BA1)
 These bits are used to choose either Regular MRS or Extended MRS

| BA1 | BA0 | Mode Register Set |
|-----|-----|-------------------|
| 0   | 0   | Regular MRS       |
| 0   | 1   | Extended MRS      |
| 1   | ×   | Reserved          |

#### Regular Mode Register Fields

#### (R-1) Burst Length field (A2 to A0), (BL)

This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 2 or 4 words.

| A2 | A1 | A0 | BURST LENGTH |  |  |
|----|----|----|--------------|--|--|
| 0  | 0  | 0  | Reserved     |  |  |
| 0  | 0  | 1  | 2 words      |  |  |
| 0  | 1  | 0  | 4 words      |  |  |
| 0  | 1  | 1  | Reserved     |  |  |
| 1  | ×  | ×  | Reserved     |  |  |

#### (R-2) Burst Type field (A3), (BT)

The Burst Type can be chosen Interleave mode or Sequential mode. When the A3 bit is "0", Sequential mode is selected. When the A3 bit is "1", Interleave mode is selected. Both burst types support burst length of 2 and 4 words.

| A3 | BURST TYPE |
|----|------------|
| 0  | Sequential |
| 1  | Interleave |



#### Addressing sequence of Sequential mode

A column access is started from the inputted lower address and is performed by incrementing the lower address input to the device.



### Addressing sequence for Sequential mode

| DATA   | ACCESS ADDRESS | BURST LENGTH                                                |
|--------|----------------|-------------------------------------------------------------|
| Data 0 | n              | 2 words (address bits is LA0)                               |
| Data 1 | n + 1          | not carried from LA0~LA1                                    |
| Data 2 | n + 2          | 4 words (address bits is LA1, LA0) not carried from LA1~LA2 |
| Data 3 | n + 3          | )                                                           |

#### Addressing sequence of Interleave mode

Acolumn access is started from the inputted lower address and is performed by interleaving the address bits in the sequence shown as the following.

#### Addressing sequence for Interleave mode

| DATA   |    | ACCESS ADDRESS |    |    |    |    |    |    |               | BURST LENGTH |
|--------|----|----------------|----|----|----|----|----|----|---------------|--------------|
| Data 0 | A8 | A7             | A6 | A5 | A4 | АЗ | A2 | A1 | A0            | 2 words      |
| Data 1 | A8 | Α7             | A6 | A5 | A4 | АЗ | A2 | A1 | <del>A0</del> |              |
| Data 2 | A8 | A7             | A6 | A5 | A4 | А3 | A2 | A1 | A0            | 4 words      |
| Data 3 | A8 | A7             | A6 | A5 | A4 | А3 | A2 | A1 | A0            | J            |

#### (R-3) CAS Latency field (A6 to A4), (CL)

This field specifies the number of clock cycles from the assertion of the LAL command following the RDA command to the first data read. The minimum values of  $\overline{\text{CAS}}$  Latency depends on the frequency of CLK. In a write mode, the place of clock that should input write data is  $\overline{\text{CAS}}$  Latency cycles – 1.

| A6 | A5 | A4 | CAS LATENCY |  |
|----|----|----|-------------|--|
| 0  | 0  | 0  | Reserved    |  |
| 0  | 0  | 1  | Reserved    |  |
| 0  | 1  | 0  | Reserved    |  |
| 0  | 1  | 1  | 3           |  |
| 1  | 0  | 0  | 4           |  |
| 1  | 0  | 1  | 5           |  |
| 1  | 1  | 0  | Reserved    |  |
| 1  | 1  | 1  | Reserved    |  |

#### (R-4) Test Mode field (A7), (TE)

This bit is used to enter Test Mode for supplier only and must be set to "0" for normal operation.

#### (R-5) Reserved field in the Regular Mode Register

• Reserved bits (A8 to A13, BA2)

These bits are reserved for future operations. They must be set to "0" for normal operation.



#### Extended Mode Register fields

(E-1) DLL Switch field (A0), (DS)

This bit is used to enable DLL. When the A0 bit is set "0", DLL is enabled. This bit must set to "0" for normal operation.

(E-2) Output Driver Impedance Control field (A1, A6) (DIC)

This field is used to choose Output Driver Strength. Four types of Driver Strength are supported. Output Driver Strength can be set by field in EMRS with OCD calibration default (A7~A9=1 at EMRS).

| A6 | A1 | OUTPUT DRIVER IMPEDANCE CONTROL |
|----|----|---------------------------------|
| 0  | 0  | Normal Output Driver            |
| 0  | 1  | Strong Output Driver            |
| 1  | 0  | Weak Output Driver              |
| 1  | 1  | Full Strength Output Driver     |

(E-3) Off-Chip Driver (OCD) Impedance Adjustment for full strength output driver (A7 to A9) (OCD)

Output Driver Strength can be set by DIC field (E-2). In case of choosing Full strength Output Driver, OCD calibration is available. The driver strength set by DIC field is the initial driver level at OCD Impedance Adjustment. When OCD calibration is performed, A1 and A6 inputs at EMRS must be "1" for Full Strength Output Driver.

The Network FCRAM<sup>TM</sup> supports driver calibration feature and the flow chart below is an example of sequence. Every calibration mode command should be followed by "OCD calibration mode exit" before any other command being issued. MRS should be set before entering OCD impedance adjustment.





#### Extended Mode Register Set for OCD Impedance adjustment

OCD impedance adjustment can be done using the following EMRS mode. In drive mode all outputs are driven out by Network FCRAM. In drive (1) mode, all DQ, DQS signals are driven high and  $\overline{DQS}$  signals are driven low. In drive (0) mode, all DQ, DQS signals are driven low and  $\overline{DQS}$  signals are driven high. In adjust mode, BL=4 of operation code data must be used

| A9 | A8 | A7 | Operation                          |  |  |  |
|----|----|----|------------------------------------|--|--|--|
| 0  | 0  | 0  | OCD calibration mode exit          |  |  |  |
| 0  | 0  | 1  | Drive (1) DQ, DQS high and DQS low |  |  |  |
| 0  | 1  | 0  | Drive (0) DQ, DQS low and DQS high |  |  |  |
| 1  | 0  | 0  | Adjust mode                        |  |  |  |
| 1  | 1  | 1  | OCD calibration default            |  |  |  |

#### OCD impedance adjust

To adjust output driver impedance, controllers must issue the ADJUST EMRS command along with a 4bit burst code to Network FCRAM. For this operation, Burst Length has to be set to BL=4 via MRS command before activating OCD and controllers must drive this burst code to all DQs at the same time. DT0 means all DQ bits at bit time 0, DT1 at bit time 1, and so forth. The driver output impedance is adjusted for all DQs simultaneously and after OCD calibration, all DQs of a given Network FCRAM will be adjusted to the same driver strength setting. The maximum step count for adjustment is 16 and when the limit is reached, further increment or decrement code has no effect.

#### Off-Chip Driver Program

| ,               | 4bit burst code i  | nputs to all DQs | 3                    | Operation                             |                           |  |  |
|-----------------|--------------------|------------------|----------------------|---------------------------------------|---------------------------|--|--|
| D <sub>T0</sub> | D <sub>T1</sub>    | D <sub>T2</sub>  | D <sub>T3</sub>      | Pull-up driver strength               | Pull-down driver strength |  |  |
| 0               | 0                  | 0                | 0                    | NOP (No operation)                    | NOP (No operation)        |  |  |
| 0               | 0                  | 0                | 1 Increase by 1 step |                                       | NOP                       |  |  |
| 0               | 0                  | 1                | 0                    | Decrease by 1 step                    | NOP                       |  |  |
| 0               | 1                  | 0                | 0                    | NOP                                   | Increase by 1 step        |  |  |
| 1               | 0                  | 0                | 0                    | NOP                                   | Decrease by 1 step        |  |  |
| 0               | 1                  | 0                | 1                    | Increase by 1 step                    | Increase by 1 step        |  |  |
| 0               | 1                  | 1                | 0                    | Decrease by 1 step                    | Increase by 1 step        |  |  |
| 1               | 0                  | 0                | 1                    | Increase by 1 step                    | Decrease by 1 step        |  |  |
| 1               | 0                  | 1                | 0                    | Decrease by 1 step Decrease by 1 step |                           |  |  |
|                 | Other Combinations |                  |                      | Rese                                  | erved                     |  |  |

For proper operation of adjust mode, WL=CL-1 clocks and  $t_{DS}$  /  $t_{DH}$  should be met as the following timing diagram. For input data pattern for adjustment, DT0~DT3 is a fixed order and "not affected by MRS addressing mode (i.e. Sequential or interleave).

Driver strength is controlled within the following range by OCD impedance adjustment.

| SYMBOL               |               | PARAMETER                                                                                                     | MIN   | MAX   | UNIT | NOTES |
|----------------------|---------------|---------------------------------------------------------------------------------------------------------------|-------|-------|------|-------|
| I <sub>OH</sub> (DC) | Full Strength | Output Source DC Current for V <sub>DDQ</sub> = 1.7V~1.9V<br>V <sub>DDQ</sub> = 1.7V V <sub>OH</sub> = 1.420V | -14.0 | -18.7 | mA   |       |
| I <sub>OL</sub> (DC) | Output Driver | Output Sink DC Current for V <sub>DD</sub> Q = 1.7V~1.9V<br>V <sub>DD</sub> Q = 1.7V V <sub>OL</sub> = 0.280V | 14.0  | 18.7  | IIIA |       |



### **Drive mode**

Drive mode, both Drive (1) and Drive (0), is used for controllers to measure Network FCRAM Driver impedance. In this mode, all outputs are driven out tort after "enter drive mode" command and all output drivers are turned-off tort after "OCD calibration mode exit" command as the following timing diagram.



(E-4)  $\overline{DQS}$  enable field (A10), ( $\overline{DQS}$ )

This bit is used to enable Differential Data strobe.

DQS is available on TC59LM906AMG. This field of TC59LM914AMG is ignored.

| A10 | DQS Enable |
|-----|------------|
| 0   | Disable    |
| 1   | Enable     |

(E-5) Interface mode select (A11)

This bit must be always set "0".

(E-6) Reserved field (A2 to A5, A12 to A13, BA2)

These bits are reserved for future operations and must be set to "0" for normal operation.



# **PACKAGE DIMENSIONS**



Note: In order to support a package, four outer balls located on F and K row are required to assembly to board.

These four ball is not connected to any electrical level.

Weight: 0.23g (typ.)



#### **REVISION HISTORY**

- Rev.0.9 (Feb. 27 '2004)
- Rev0.91 (Mar. 16 '2004)
  - Corrected TYPO (page 57). Pin name is changed from "Q" to "R".
- Rev0.92 (Apr. 21 '2004)
  - Parameter definition in Recommended DC, AC Operating Conditions Table are changed (page 5).
    - VICK(DC): Differential Clock DC Input Voltage
    - V<sub>ID</sub>(DC): Input DC Differential Voltage. <del>CLK and /CLK inputs (DC)</del>
    - V<sub>ID</sub>(AC): Input AC Differential Voltage. CLK and /CLK inputs (AC)
    - V<sub>ID</sub>(AC),min is changed from 0.55V to 0.5V.
    - VISO(AC): Differential Clock AC Middle Level.
  - CLK is changed to VTR and CLK is changed to VCP (page 6).
  - Below comment is added in Note(10) (page 6).
     VTR is the true input (such as CLK, DQS) level and VCP is the complementary input (such as CLK, DQS) level.
- Rev0.93 (Jun. 9 '2004)
  - Package name (P-BGA64-1317-1.00AZ) added (page 1).
  - tREFI (Auto-Refresh Average Interval) spec changed from 7.8μs to 3.9μs (page 1, 10, 51).
  - V<sub>DD</sub> range changed from  $2.5V \pm 0.15V$  to  $2.5V \pm 0.125V$ .
  - Corrected TYPO (page 9, 10, 14, 15, 17)
  - tDSP spec changed for all speed bin as below (page 9)

```
tDSP(min) = 0.4 \times tCK \rightarrow 0.35 \times tCK

tDSP(max) = 0.6 \times tCK \rightarrow 0.65 \times tCK
```

• t<sub>IS</sub> and t<sub>IH</sub> spec changed for all speed bin as below (page 9)

```
\begin{tabular}{ll} ``-37": & $t_{IS} = 0.6ns \to 0.5ns$ & , & $t_{IH} = 0.6ns \to 0.5ns$ \\ ``-45": & $t_{IS} = 0.7ns \to 0.6ns$ & , & $t_{IH} = 0.7ns \to 0.6ns$ \\ ``-50": & $t_{IS} = 0.8ns \to 0.7ns$ & , & $t_{IH} = 0.8ns \to 0.7ns$ \\ \end{tabular}
```

- t<sub>DSH</sub> (DQS Input Falling Edge Hold Time from CLK) added (page 9).
- tort (OCD drive mode output delay time) added (page 10, 56).
- OCD definition at power up sequence added (page 12).
- Note (4) added at power up sequence (page 12).
- OCD setting on Extended Mode Register table changed as below (page 21, 54, 55)
   (A9, A8, A7) = (0, 0, 0): OCD Calibration default → OCD Calibration mode exit.
   (A9, A8, A7) = (1, 1, 1): OCD Calibration mode exit → OCD Calibration mode default.
- Full strength Output Driver added on DIC (page 21, 54).
   (A6, A1) = (1, 1): Reserved → Full Strength Output Driver.
- Note (5) added on Self-Refresh Entry Timing (page 48).
- Explanation for OCD Impedance Adjustment modified (page 54).
- IOH / IOL table added (page 55).
- Rev1.0 (Aug. 20 '2004)
  - "-45" version dropped.
  - Some notes in the page 8 moved to page 7 (page 7, 8).
  - Note 2 changed as below (page 7).

Before: These parameters depend on the output loading. The specified values are obtained with the output open

After: These parameters define the current between V<sub>DD</sub> and V<sub>SS</sub>.

- Corrected TYPO (page 2, 3, 14, 15, 17).
- Package weight (0.23g) added (page 57).

#### **RESTRICTIONS ON PRODUCT USE**

030619EBA

- The information contained herein is subject to change without notice.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- TOSHIBA products should not be embedded to the downstream products which are prohibited to be produced and sold, under any law and regulations.