# LD39100XX LD39100XX12, LD39100XX25 #### 1 A, low quiescent current, low noise voltage regulator Preliminary data #### **Features** - Input voltage from 1.5 to 5.5 V - Ultra low dropout voltage (200 mV typ. at 1 A load) - Very low quiescent current (20 μA typ. at no load, 200 μA typ. at 1 A load, 1 μA max in off mode) - Very low noise with no bypass capacitor (30 µV<sub>BMS</sub> at V<sub>OUT</sub> = 0.8 V) - Output voltage tolerance: ± 2.0 % @ 25 °C - 1 A guaranteed output current - Wide range of output voltages available on request: 0.8 V to 4.5 V with 100 mV step and adjustable from 0.8 V - Logic-controlled electronic shutdown - Stabilized with ceramic capacitors C<sub>OUT</sub> = 1 μF - Internal current and thermal limit - DFN6 (3 x 3 mm) package - Temperature range: -40 °C to 125 °C # DFN6 (3 x 3 mm) An enable logic control function puts the LD39100xx in shutdown mode, allowing a total current consumption lower than 1 $\mu$ A. The device also includes short-circuit constant current limiting and thermal protection. Typical applications are printers, personal digital assistants (PDAs), cordless phones and consumer applications. #### **Description** The LD39100xx provides 1 A maximum current from an input voltage ranging from 1.5 V to 5.5 V with a typical dropout voltage of 200 mV. The deveice is stable due to the use of ceramic capacitors on the input and output. The ultra low drop-voltage, low quiescent current and low noise features make it suitable for low power battery powered applications. Power supply rejection is 65 dB at low frequencies and starts to roll off at 10 kHz. Table 1. Device summary | Part numbers | Part numbers Order codes | | |--------------|--------------------------|-----------------| | LD39100XX | LD39100PUR | Adj. from 0.8 V | | LD39100XX12 | LD39100PU12R | 1.2 V | | LD39100XX25 | LD39100PU25R | 2.5 V | July 2009 Doc ID 15676 Rev 1 1/24 ## **Contents** | 1 | Circuit schematics | |---|-------------------------------------------------------------------------| | 2 | Pin configuration | | 3 | Maximum ratings | | 4 | Electrical characteristics | | 5 | Typical performance characteristics | | 6 | Application information1 | | | 6.1 Power dissipation | | | 6.2 Enable function | | | 6.3 Power Good function | | 7 | Package mechanical data1 | | 8 | Different output voltage versions of the LD39100xx available on request | | 9 | Revision history | <del>5</del>77 #### 1 Circuit schematics Figure 1. Schematic diagram for the LD39100PU Figure 2. Schematic diagram for the LD39100PUxx Doc ID 15676 Rev 1 3/24 # 2 Pin configuration Figure 3. Pin connection (top view) Table 2. Pin description | Symbol | Pin n° | | Function | |------------------|-----------|-------------|---------------------------------------------------| | Symbol | LD39100PU | LD39100PUxx | runction | | EN | 1 | 1 | Enable pin logic input: Low=shutdown, High=active | | GND | 2 | 2 | Common ground | | PG | 3 | 3 | Power Good | | V <sub>OUT</sub> | 4 | 4 | Output voltage | | ADJ | 5 | - | Adjust pin | | V <sub>IN</sub> | 6 | 6 | Input voltage of the LDO | | NC | - | 5 | Not connected | | GND | EXP pad | | Exposed pad must be connected to GND | **577** # 3 Maximum ratings Table 3. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------|-----------------------------------------|------| | V <sub>IN</sub> | DC input voltage | -0.3 to 7 | V | | V <sub>OUT</sub> | DC output voltage | -0.3 to V <sub>IN</sub> + 0.3 (7 V max) | V | | EN | Enable pin | -0.3 to V <sub>IN</sub> + 0.3 (7 V max) | V | | PG | Power Good pin | -0.3 to 7 | V | | ADJ | Adjust pin | 4 | V | | I <sub>OUT</sub> | Output current | Internally limited | | | P <sub>D</sub> | Power dissipation | Internally limited | | | T <sub>STG</sub> | Storage temperature range | - 65 to 150 | °C | | T <sub>OP</sub> | Operating junction temperature range | - 40 to 125 | °C | Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All values are referred to GND. Table 4. Thermal data | Symbol | Parameter | Value | Unit | |-------------------|-------------------------------------|-------|------| | R <sub>thJA</sub> | Thermal resistance junction-ambient | 55 | °C/W | | R <sub>thJC</sub> | Thermal resistance junction-case | 10 | °C/W | Table 5. ESD performance | Symbol | Parameter | Test conditions | Value | Unit | |--------|------------------------|-----------------|-------|------| | ESD | ESD protection voltage | НВМ | 4 | kV | | | | MM | 0.4 | kV | ## 4 Electrical characteristics $T_J$ = 25 °C, $V_{IN}$ = 1.8 V, $C_{IN}$ = $C_{OUT}$ = 1 $\mu\text{F},~I_{OUT}$ = 100 mA, $V_{EN}$ = $V_{IN},$ unless otherwise specified. Table 6. Electrical characteristics for the LD39100PU | Symbol | Parameter | Test conditions M | | Тур. | Max. | Unit | | |------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|------|-------------------|--| | $V_{IN}$ | Operating input voltage | | 1.5 | | 5.5 | V | | | V | V acquirect | I <sub>OUT</sub> =10mA, T <sub>J</sub> = 25°C | 784 | 800 | 816 | mV | | | $V_{ADJ}$ | V <sub>ADJ</sub> accuracy | I <sub>OUT</sub> =10mA, -40°C <t<sub>J&lt;125°C</t<sub> | 776 | 800 | 824 | IIIV | | | $I_{ADJ}$ | Adjust pin current | | | | 1 | μA | | | $\Delta V_{OUT}$ | Static line regulation | $\begin{aligned} &V_{OUT}\text{+}1 \text{ V} \leq V_{IN} \leq 5.5 \text{ V}, \\ &I_{OUT}\text{=}100\text{mA} \end{aligned}$ | | 0.01 | | %/V | | | $\Delta V_{OUT}$ | Transient line regulation (1) | $\Delta V_{IN}$ =500mV, $I_{OUT}$ =100mA, $t_R$ =5 $\mu$ s | | 10 | | mVpp | | | △vout | Transient line regulation | $\Delta V_{IN}$ =500mV, $I_{OUT}$ =100mA, $t_F$ =5 $\mu$ s | | 10 | | πνρρ | | | $\Delta V_{OUT}$ | Static load regulation | I <sub>OUT</sub> =10mA to 1A | | 0.002 | | %/mA | | | $\Delta V_{OUT}$ | Transient load regulation (1) | I <sub>OUT</sub> =10mA to 1A, t <sub>R</sub> =5μs | | 40 | | mVpp | | | ΔVOUT | Transient load regulation | I <sub>OUT</sub> =1A to 10mA, t <sub>F</sub> =5μs | | 40 | | πνρρ | | | $V_{DROP}$ | Dropout voltage (2) | I <sub>OUT</sub> =1A, V <sub>O</sub> fixed to 1.5V<br>40°C <t<sub>J&lt;125°C</t<sub> | | 200 | 400 | mV | | | e <sub>N</sub> | Output noise voltage | 10Hz to 100kHz, I <sub>OUT</sub> =100mA,<br>V <sub>OUT</sub> =0.8V | | 30 | | μV <sub>RMS</sub> | | | SVR | Supply voltage rejection V <sub>O</sub> =0.8V | $V_{IN}$ =1.8V+/- $V_{RIPPLE}$<br>$V_{RIPPLE}$ =0.25V, freq. = 1kHz<br>$I_{OUT}$ =10mA | | 65 | | - dB | | | SVN | | V <sub>IN</sub> =1.8V+/-V <sub>RIPPLE</sub><br>V <sub>RIPPLE</sub> =0.25V, freq.=10kHz<br>I <sub>OUT</sub> =100mA | | 62 | | - ub | | | | | I <sub>OUT</sub> =0mA | | 20 | | | | | | | I <sub>OUT</sub> =0mA, -40°C <t<sub>J&lt;125°C</t<sub> | | | 50 | | | | ΙQ | Quiescent current | I <sub>OUT</sub> =0 to 1A | | 200 | | μΑ | | | Q | | I <sub>OUT</sub> =0 to 1A, -40°C <t<sub>J&lt;125°C</t<sub> | | | 300 | | | | | | $V_{IN}$ input current in off mode: $V_{EN}$ =GND $^{(3)}$ | | 0.001 | 1 | | | | | Power good output threshold | Rising edge | | 0.92*<br>V <sub>OUT</sub> | | V | | | PG | Tower good output tillesilold | Falling edge | | 0.8*<br>V <sub>OUT</sub> | | V | | | | Power good output voltage low | Isink=6mA open drain output | | | 0.4 | V | | | $I_{SC}$ | Short-circuit current | R <sub>L</sub> =0 | | 1.5 | | Α | | Table 6. Electrical characteristics for the LD39100PU (continued) | Symbol | Parameter | Test conditions | | Тур. | Max. | Unit | |-------------------|--------------------------|---------------------------------------------------------------------|-----|------|------|------| | V <sub>EN</sub> | Enable input logic low | V <sub>IN</sub> =1.5V to 5.5V, 40°C <t<sub>.I&lt;125°C</t<sub> | | | 0.4 | V | | | Enable input logic high | VIN=1.5V to 5.5V, 40 OCT JC125 O | 0.9 | | | ٧ | | I <sub>EN</sub> | Enable pin input current | V <sub>EN</sub> = V <sub>IN</sub> | | 0.1 | 100 | nA | | t <sub>ON</sub> | Turn-on time (4) | | | 30 | | μs | | т | Thermal shutdown | | | 160 | | °C | | T <sub>SHDN</sub> | Hysteresis | | | 20 | | C | | C <sub>OUT</sub> | Output capacitor | Capacitance (see typical performance characteristics for stability) | 1 | | 22 | μF | <sup>1.</sup> All transient values are guaranteed by design, not production tested <sup>2.</sup> Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply for output voltages below 1.5 V <sup>3.</sup> PG pin floating <sup>4.</sup> Turn-on time is time measured between the enable input just exceeding $V_{\text{EN}}$ high value and the output voltage just reaching 95% of its nominal value $T_J$ = 25 °C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1 V, $C_{IN}$ = $C_{OUT}$ = 1 $\mu\text{F},$ $I_{OUT}$ = 100 mA, $V_{EN}$ = $V_{IN},$ unless otherwise specified. Table 7. Electrical characteristics for LD39100PUxx | Symbol | Parameter | Test conditions | | Тур. | Max. | Unit | | |-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|------|-------------------|--| | V <sub>I</sub> | Operating input voltage | | 1.5 | | 5.5 | V | | | | | V <sub>OUT</sub> >1.5V, I <sub>OUT</sub> =10mA, T <sub>J</sub> = 25°C | -2.0 | | 2.0 | | | | V | V conveni | V <sub>OUT</sub> >1.5V, I <sub>OUT</sub> =10mA,<br>-40°C <t<sub>J&lt;125°C</t<sub> | -3.0 | | 3.0 | % | | | V <sub>OUT</sub> | V <sub>OUT</sub> accuracy | V <sub>OUT</sub> ≤ 1.5V, I <sub>OUT</sub> =10mA | | ±20 | | | | | | | $V_{OUT} \le 1.5V$ , $I_{OUT}=10$ mA,<br>-40°C <t<sub>J&lt;125°C</t<sub> | | ±30 | | mV | | | $\Delta V_{OUT}$ | Static line regulation | $V_{OUT} + 1V \le V_{IN} \le 5.5V, I_{OUT} = 100mA$ | | 0.01 | | %/V | | | ۸۷ | Transient line regulation (1) | $\Delta V_{IN}$ =500mV, I $_{OUT}$ =100mA, t $_{R}$ =5 $\mu$ s | | 10 | | mVpp | | | ΔV <sub>OUT</sub> | Transient line regulation | $\Delta V_{IN}$ =500 mV, I <sub>OUT</sub> =100mA, t <sub>F</sub> =5 $\mu$ s | | 10 | | ширр | | | $\Delta V_{OUT}$ | Static load regulation | I <sub>OUT</sub> =10 mA to 1A | | 0.002 | | %/mA | | | $\Delta V_{OUT}$ | Transient load regulation (1) | I <sub>OUT</sub> =10 mA to 1A, t <sub>R</sub> =5μs | | 40 | | m\/nn | | | ΔVOUT | Transient load regulation | $I_{OUT}$ =1A to 10mA, $t_F$ =5 $\mu$ s | | 40 | | mVpp | | | V <sub>DROP</sub> | Dropout voltage (2) | I <sub>OUT</sub> =1A, V <sub>OUT</sub> > 1.5V,<br>-40°C <t<sub>J&lt;125°C</t<sub> | | 200 | 400 | mV | | | e <sub>N</sub> | Output noise voltage | 10Hz to 100kHz, I <sub>OUT</sub> =100mA,<br>V <sub>OUT</sub> =2.5V | | 85 | | μV <sub>RMS</sub> | | | SVR | Supply voltage rejection V <sub>OUT</sub> =1.5V | $V_{\text{IN}} = V_{\text{OUT(NOM)}} + 0.5 \text{V}_{+} - \text{V}_{\text{RIPPLE}}$ $V_{\text{RIPPLE}} = 0.1 \text{V}$ , Freq. = 1kHz $I_{\text{OUT}} = 10 \text{mA}$ | | 65 | | - dB | | | OVIT | | V <sub>IN</sub> =V <sub>OUT(NOM)</sub> +0.5V+/-V <sub>RIPPLE</sub><br>V <sub>RIPPLE</sub> =0.1V, Freq.=10 kHz<br>I <sub>OUT</sub> =100mA | | 62 | | T UD | | | | | I <sub>OUT</sub> = 0 mA | | 20 | | | | | | | $I_{OUT} = 0 \text{ mA}, -40^{\circ}\text{C} < T_{J} < 125^{\circ}\text{C}$ | | | 50 | 1 | | | ΙQ | Quiescent current | I <sub>OUT</sub> = 0 to 1A | | 200 | | μA | | | Q | | $I_{OUT} = 0 \text{ to } 1A - 40^{\circ}C < T_{J} < 125^{\circ}C$ | | | 300 | | | | | | $V_{IN}$ input current in OFF mode:<br>$V_{EN} = GND^{(3)}$ | | 0.001 | 1 | | | | | Down and a dayley different all | Rising edge | | 0.92*<br>V <sub>OUT</sub> | | ., | | | PG | Power good output threshold | Falling edge | | 0.8*<br>V <sub>OUT</sub> | | V | | | | Power good output voltage low | Isink=6mA open drain output | | | 0.4 | V | | | I <sub>SC</sub> | Short-circuit current | R <sub>L</sub> =0 | | 1.5 | | Α | | | M | Enable input logic low | V 1 EV to E E V 4000 T 40500 | | | 0.4 | V | | | $V_{EN}$ | Enable input logic high | V <sub>IN</sub> =1.5 V to 5.5 V, -40°C <t<sub>J&lt;125°C</t<sub> | 0.9 | | | V | | | | | | | | | | | Table 7. Electrical characteristics for LD39100PUxx (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------|--------------------------|---------------------------------------------------------------------|------|------|------|------| | I <sub>EN</sub> | Enable pin input current | $V_{EN} = V_{IN}$ | | 0.1 | 100 | nA | | T <sub>ON</sub> | Turn-on time (4) | | | 30 | | μs | | т | Thermal shutdown | | | 160 | | °C | | SHDN | Hysteresis | | | 20 | | | | C <sub>OUT</sub> | Output capacitor | Capacitance (see typical performance characteristics for stability) | 1 | | 22 | μF | <sup>1.</sup> All transient values are guaranteed by design, not production tested <sup>2.</sup> Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. This specification does not apply for output voltages below 1.5 V PG pin floating <sup>4.</sup> Turn-on time is time measured between the enable input just exceeding V<sub>EN</sub> high Value and the output voltage just reaching 95% of its nominal value #### **Typical performance characteristics** 5 $C_{IN} = C_{OUT} = 1 \mu F$ . **V<sub>ADJ</sub>** accuracy Figure 4. **V<sub>OUT</sub>** accuracy Figure 5. Figure 6. Dropout voltage vs. temperature Figure 7. Dropout voltage vs. temperature Dropout voltage vs. output current Figure 9. Figure 8. Short-circuit current vs. drop voltage Figure 10. Output voltage vs. input voltage Figure 11. Output voltage vs. input voltage Figure 12. Quiescent current vs. temperature $\,$ Figure 13. $\,$ V $_{IN}$ input current in off mode vs. temperature Figure 14. Load regulation Figure 15. Line regulation Figure 16. Line regulation Figure 17. Supply voltage rejection vs. temperature Figure 18. Supply voltage rejection vs. temperature Figure 19. Supply voltage rejection vs. frequency Figure 20. Supply voltage rejection vs. frequency Figure 21. Output noise voltage vs. frequency Figure 22. Enable voltage vs. temperature Figure 23. Load transient Figure 24. Load transient Figure 25. Load transient Figure 26. Load transient Figure 27. Line regulation transient 577 Figure 28. Startup transient $\boldsymbol{V}_{IN}$ $V_{\rm OUT}$ $V_{EN} = V_{IN} = \text{from } 0.8 \text{ V}, V_{OUT} = 0.8 \text{ V}, I_{OUT} = 100 \text{ mA}$ Figure 29. Enable transient $\rm V_{EN}\!\!=0$ to 2 V, $\rm V_{OUT}\!\!=\!0.8$ V, $\rm V_{IN}\!\!=3.5$ V, $\rm I_{OUT}\!\!=100$ mA, $\rm t_R\!\!=\!5~\mu s$ Figure 30. ESR required for stability with ceramic capacitors Figure 31. ESR required for stability with ceramic capacitors # 6 Application information The LD39100xx is an ultra low dropout linear regulator. It provides up to 1 A with a low 200 mV dropout. The input voltage range is from 1.5 V to 5.5 V. The device is available in fixed and adjustable output versions. The regulator is equipped with internal protection circuitry, such as short-circuit current limiting and thermal protection. The regulator is stable due to ceramic capacitors on the input and the output. The expected values of the input and output ceramic capacitors are from 1 $\mu$ F to 22 $\mu$ F with 1 $\mu$ F typical. The input capacitor must be connected within 0.5 inches of the V<sub>IN</sub> terminal. The output capacitor must also be connected within 0.5 inches of output pin. There is no upper limit to the value of the input capacitor. Figure 32 and Figure 33 illustrate the typical application schematics: V<sub>IN</sub> 6 V<sub>IN</sub> PG 4 Vout EN LD39100PUxx V<sub>out</sub> 5 Cout Cout Figure 32. Typical application circuit for the fixed output version Figure 33. Typical application circuit for the adjustable version Doc ID 15676 Rev 1 15/24 For the adjustable version, the output voltage can be adjusted from 0.8 V up to the input voltage, minus the voltage drop across the PMOS (dropout voltage), by connecting a resistor divider between the ADJ pin and the output, thus allowing remote voltage sensing. The resistor divider should be selected using the following equation: $$V_{OUT} = V_{AD,I} (1 + R_1 / R_2)$$ with $V_{AD,I} = 0.8 \text{ V (typ.)}$ It is recommended to use resistors with values in the range of 10 k $\Omega$ to 50 k $\Omega$ . Lower values can also be suitable, but will increase current consumption. #### 6.1 Power dissipation An internal thermal feedback loop disables the output voltage if the die temperature rises to approximately 160 °C. This feature protects the device from excessive temperature and allows the user to push the limits of the power handling capability of a given circuit board without the risk of damaging the device. It is very important to use a good PC board layout to maximize power dissipation. The thermal path for the heat generated by the device is from the die to the copper lead frame through the package leads and exposed pad to the PC board copper. The PC board copper acts as a heat sink. The footprint copper pads should be as wide as possible to spread and dissipate the heat to the surrounding ambient. Feed-through vias to the inner or backside copper layers are also useful in improving the overall thermal performance of the device. The power dissipation of the device depends on the input voltage, output voltage and output current, and is given by: $$P_D = (V_{IN} - V_{OUT}) I_{OUT}$$ The junction temperature of the device is: $$T_{J MAX} = T_{A} + R_{thJA} \times P_{D}$$ where: T<sub>J MAX</sub> is the maximum junction of the die,125 °C; T<sub>A</sub> is the ambient temperature; R<sub>th,IA</sub> is the thermal resistance junction-to-ambient. #### 6.2 Enable function The LD39100xx features an enable function. When the EN voltage is higher than 2 V, the device is ON, and if it is lower than 0.8 V, the device is OFF. In shutdown mode, consumption is lower than 1 $\mu$ A. The EN pin does not have an internal pull-up, which means that it cannot be left floating if it is not used. #### 6.3 Power Good function Most applications require a flag showing that the output voltage is in the correct range. The Power Good threshold depends on the adjust voltage. When the adjust is higher than $0.92^*V_{ADJ}$ , the Power Good (PG) pin goes to high impedance. If the adjust is below $0.80^*V_{ADJ}$ the PG pin goes to low impedance. If the device is functioning well, the Power Good pin is at high impedance. If the output voltage is fixed using an external or internal resistor divider, the Power Good threshold is $0.92^*V_{OLT}$ . The use of the Power Good function requires an external pull-up resistor, which must be connected between the PG pin and $V_{IN}$ or $V_{OUT}$ . The typical current capability of the PG pin is up to 6 mA. The use of a pull-up resistor for PG in the range of 100 k $\Omega$ to 1 M $\Omega$ is recommended. If the Power Good function is not used, the PG pin must remain floating. # 7 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. | <b>DFN6 (3x3</b> | mm) | mechanical | data | |------------------|-----|------------|------| |------------------|-----|------------|------| | Dim | mm. | | | inch. | | | |------|------|------|------|-------|-------|-------| | Dim. | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | 0.80 | 0.90 | 1.00 | 0.031 | 0.035 | 0.039 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.001 | 0.002 | | А3 | | 0.20 | | | 0.008 | | | b | 0.23 | 0.30 | 0.38 | 0.009 | 0.012 | 0.015 | | D | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | D2 | 2.23 | 2.38 | 2.48 | 0.088 | 0.094 | 0.098 | | E | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | E2 | 1.50 | 1.65 | 1.75 | 0.059 | 0.065 | 0.069 | | е | | 0.95 | | | 0.037 | | | L | 0.30 | 0.40 | 0.50 | 0.012 | 0.016 | 0.020 | 577 Doc ID 15676 Rev 1 19/24 | Tape & reel QFNxx/DFNxx | (3x3) | ) mechanical | data | |-------------------------|-------|--------------|------| |-------------------------|-------|--------------|------| | Dim. | mm. | | | inch. | | | |--------|------|------|------|-------|-------|--------| | Dilli. | Min. | Тур. | Max. | Min. | Тур. | Max. | | А | | | 330 | | | 12.992 | | С | 12.8 | | 13.2 | 0.504 | | 0.519 | | D | 20.2 | | | 0.795 | | | | N | 60 | | | 2.362 | | | | Т | | | 18.4 | | | 0.724 | | Ao | | 3.3 | | | 0.130 | | | Во | | 3.3 | | | 0.130 | | | Ko | | 1.1 | | | 0.043 | | | Po | | 4 | | | 0.157 | | | Р | | 8 | | | 0.315 | | Figure 35. DFN6 (3 x 3) footprint recommended data # 8 Different output voltage versions of the LD39100xx available on request Table 8. Options available on request | Order codes | Output voltages | |--------------|-----------------| | LD39100PU10R | 1.0 V | | LD39100PU15R | 1.5 V | | LD39100PU18R | 1.8 V | | LD39100PU33R | 3.3 V | **577** # 9 Revision history Table 9. Document revision history | Date | Revision | Changes | |-------------|----------|------------------| | 29-Jul-2009 | 1 | Initial release. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com