# LH4033C/LH4063C Fast and **Ultra Fast Buffer Amplifiers** # **General Description** The LH4033C and LH4063C are high speed, FET input. voltage follower/buffers designed to provide high current drive at frequencies from DC to over 100 MHz. The LH4033C will provide $\pm 10$ mA into 1 k $\Omega$ loads ( $\pm 100$ mA peak) at slew rates of 1500 V/µs. The LH4063C will provide $\pm 250$ mA into $50\Omega$ loads ( $\pm 500$ mA peak) at slew rates of up to 6000 V/µs. In addition, both exhibit excellent phase linearity up to 20 MHz. Both are intended to fulfill a wide range of buffer applications such as high speed line drivers, video impedance transformation, nuclear instrumentation amplifiers, op amp isolation buffer for driving reactive loads and high impedance input buffers for high speed ADCs and comparators. In addition, the LH4063C can continuously drive $50\Omega$ coaxial cables or be used as a diddle yoke driver for high resolution CRT displays. For additional applications information, see These devices are constructed using specially selected junction FETs and active laser trimming to achieve guaranteed performance specifications. The LH4033C and LH4063C are specified from -25°C to +85°C. The LH4033C is available in a 16-pin plastic DIP. The LH4063C is available in an 11-lead TO-220 package. ### **Features** ■ Fast (LH4063) 6000 V/µs ■ Wide range single or dual supply operation ■ Wide power bandwidth DC to 100 MHz $\pm\,10V$ with $50\Omega$ load ■ High output drive ■ Low phase non-linearity ■ Fast rise times 2 ns ■ High current gain 120 dB ■ High input resistance $10^{10}\Omega$ # **Applications** - High speed ATE - Coaxial cable driver - Isolation buffer - High speed S/H amplifier - High frequency filter - Flash A/D buffer # **Connection Diagrams** TL/K/10008-2 16-Lead Molded Dual-In-Line Package **Order Number LH4033CN** See NS Package Number N16A # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ( $V^+ - V^-$ ) Maximum Power Dissipation (See Curves) LH4063C 5W LH4033C 1.5W 175°C Maximum Junction Temperature Input Voltage ±۷s Continuous Output Current LH4063C ± 250 mA LH4033C ± 100 mA Peak Output Current $\pm$ 500 mA LH4063C ±250 mA LH4033C Operating Temperature Range -25°C to +85°C LH4033C and LH4063C Storage Temperature Range -65°C to +150°C 300°C Lead Temperature (Soldering, 10 sec.) DC Electrical Characteristics $V_S = \pm 15V$ , $T_{MIN} \le T_A \le T_{MAX}$ unless otherwise specified (Note 1) | Parameter | | Limits<br>LH4033C | | | Units | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|----------------| | | Conditions | | | | | | | | Min | Тур | Max | | | Output Offset Voltage | $R_S = 100Ω$ , $T_J = 25$ °C, $V_{IN} = 0V$<br>$R_S = 100Ω$ (Note 2) | | 12 | 20<br>25 | mV<br>mV | | Average Temperature Coefficient of Offset Voltage | R <sub>S</sub> = 100Ω, V <sub>IN</sub> = 0V<br>(Note 3) | | 50 | 100 | μV/°C | | Input Bias Current | $V_{IN} = 0V$ $T_{J} = 25^{\circ}C \text{ (Note 2)}$ $T_{A} = 25^{\circ}C \text{ (Note 4)}$ $T_{J} = T_{A} = T_{MAX}$ | | | 500<br>5.0<br>20 | pA<br>nA<br>nA | | Voltage Gain | $V_O=\pm 10 V, R_S=100 \Omega, \\ R_L=1.0 k\Omega$ | 0.96 | 0.98 | 1.00 | V/V | | Input Impedance | $R_L = 1 k\Omega$ | 1010 | 1011 | | Ω | | Output Impedance | $V_{IN} = \pm 1.0V, R_L = 1.0k$ | | 6.0 | 10 | Ω | | Output Voltage Swing | $V_{l} = \pm 14V, R_{L} = 1.0k$<br>$V_{l} = \pm 10.5V, R_{L} = 100\Omega, T_{A} = 25^{\circ}C$ | ±12<br>±9.0 | | | V<br>V | | Supply Current | V <sub>IN</sub> = 0V (Note 5), No Load | | 21 | 24 | mA | | Power Consumption | V <sub>IN</sub> = 0V (No Load) | | 630 | 720 | mW | # AC Electrical Characteristics $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , $R_S = 50\Omega$ , $R_L = 1.0 \text{ k}\Omega$ (Note 6) | Parameter | | | | | | |---------------------|----------------------------------------|---------|------|-----|---------| | | Conditions | LH4033C | | | Units | | | | Min | Тур | Max | | | Slew Rate | $V_{IN} = \pm 10V$ | 1000 | 1400 | | V/μs | | Bandwidth | V <sub>IN</sub> = 1.0 V <sub>rms</sub> | | 100 | | MHz | | Phase Non-Linearity | BW = 1.0 to 20 MHz | | 2.0 | | Degrees | | Rise Time | $\Delta V_{IN} = 0.5V$ | | 3.2 | | ns | | Propagation Delay | $\Delta V_{IN} = 0.5V$ | | 1.5 | | ns | | Harmonic Distortion | f > 1 kHz | | <0.1 | | % | Note 1: LH4033C is 100% production tested at 25°C only. Specifications at temperature extremes are verified by sample testing, but these limits are not used to calculate outgoing quality level. Note 2: Specification is at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed the value at T<sub>J</sub> = 25°C. When supply voltages are ±15V, no-load operating junction temperature may rise 40-60°C above ambient, and more under load conditions. Accordingly, VOS may change one to several mV, and IB will change significantly during warm-up. Refer to IB vs. temperature graph for expected values. Note 3: ŁH4033C is sample tested only. Limits are not used to calculate outgoing quality levels. $\Delta V_{OS}/\Delta T$ is the average value calculated from measurements at 25°C and Tmax- Note 4: Measured in still air 7 minutes after application of Power. Guaranteed through correlated automatic pulse testing. Note 5: Guaranteed through automatic pulse testing at T<sub>.1</sub> = 25°C. Note 6: Not 100% production tested; verified by sample testing only. Limits are not used to calculate outgoing quality level. # DC Electrical Characteristics $V_S = \pm 15V$ , $T_{MIN} \le T_A \le T_{MAX}$ unless otherwise specified (Note 1) | Parameter | Conditions | | Units | | | |----------------------------------------------------------|------------------------------------------------------------------------------------------|---------|-------|-----------|----------| | | | LH4063C | | | | | | | Min | Тур | Max | | | Output Offset Voltage | $R_S \le 100 \text{ k}\Omega$ , $T_J = 25^{\circ}\text{C}$<br>$R_L = 100\Omega$ (Note 2) | | 10 | 50<br>100 | mV<br>mV | | Average Temperature Coefficient of Output Offset Voltage | R <sub>S</sub> ≤ 100 kΩ | | 300 | | μV/°C | | Input Bias Current | T <sub>J</sub> = 25°C (Note 2) | | 10 | 30<br>100 | nA<br>nA | | Voltage Gain | $V_{IN} = \pm 10V$ , $R_S = 100 \text{ k}\Omega$ , $R_L = 1.0 \text{ k}\Omega$ | 0.94 | 0.96 | 1.0 | V/V | | | $V_{IN} = \pm 10V, R_S = 100 k\Omega,$<br>$R_L = 50\Omega, T_J = 25^{\circ}C$ | 0.91 | 0.93 | 0.98 | V/V | | Input Capacitance | Case Shorted to Output | | 8.0 | | ρF | | Output Impedance | $V_{OUT} = \pm 10V$ , $R_S \le 100 \text{ k}\Omega$<br>$R_L = 50\Omega$ | | 1.0 | 4.0 | Ω | | Output Current Swing | $V_{IN} = \pm 10V, R_S \le 100 \text{ k}\Omega$ | 0.2 | 0.25 | | Amps | | Output Voltage Swing | $R_L = 50\Omega$ | ± 10 | ±13 | | ٧ | | | $V_S = \pm 5.0V, R_L = 50\Omega,$ $T_J = 25^{\circ}C$ | 5.09 | 7.0 | | Vp.p | | Supply Current | $T_J = 25^{\circ}C, R_L = \infty, V_S = \pm 15V$ (Note 3) | | 35 | 65 | mA | | | V <sub>S</sub> = ±5.0V (Note 3) | | 50 | | mA | | Power Consumption | $T_J = 25^{\circ}C, R_L = \infty,$ $V_S = \pm 15V$ | | 1.05 | 1.95 | w | | | V <sub>S</sub> = ±5.0V | 1 | 500 | | mW | # AC Electrical Characteristics $T_J=25^{\circ}C$ , $V_S=\pm15V$ , $H_L=50\Omega$ (Note 4), $H_S=50\Omega$ | Parameter | | | | | | |---------------------|-------------------------------------------------------|---------|------|-----|---------| | | Conditions | LH4063C | | | Units | | | | Min | Тур | Max | | | Slew Rate | $R_L = 1.0 \text{ k}\Omega, V_{IN} = \pm 10 \text{V}$ | | 6000 | | V/µs | | | $V_{IN} = \pm 10V, T_{J} = 25^{\circ}C$ | 2000 | 2400 | | V/µs | | Bandwidth | V <sub>IN</sub> = 1.0 V <sub>rms</sub> | | 200 | | MHz | | Phase Non-Linearity | BW = 1.0 to 20 MHz | | 2.0 | | Degrees | | Rise Time | $\Delta V_{IN} = 0.5V$ | | 1.9 | | ns | | Propagation Delay | $\Delta V_{IN} = 0.5V$ | | 2.1 | | ns | | Harmonic Distortion | | | <0.1 | | % | Note 1: LH4063C is 100% production tested at 25°C only. Specifications at temperature extremes are verified by sample testing, but these limits are not used to calculate outgoing quality level. Note 2: Specification is at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed the value at T<sub>J</sub> = 25°C. When supply voltages are ±15V, no-load operating junction temperature may rise 40-80°C above ambient, and more under load conditions. Accordingly, V<sub>OS</sub> may change one to several mV, and I<sub>B</sub> and I<sub>OS</sub> will change significantly during warm-up. Refer to I<sub>B</sub> and I<sub>OS</sub> vs. temperature graph for expected Note 3: Guaranteed through correlated automatic pulse testing at $T_{J}\,=\,25^{\circ}\text{C}.$ Note 4: Not 100% production tested; verified by sample testing only. Limits are not used to calculate outgoing quality level. # **Typical Performance Characteristics** # Typical Performance Characteristics (Continued) TL/K/10008-4 # **Application Hints** Recommended Layout Precautions: RF/video printed circuit board layout rules should be followed when using the LH4033C and LH4063C since they will provide power gain to frequencies over 100 MHz. Ground planes are recommended and power supplies should be decoupled at each device with low inductance capacitors. Offset Voltage Adjustment: Both the LH4033C's and LH4063C's offset voltages have been actively trimmed by laser to meet guaranteed specifications when the offset preset pin is shorted to the offset adjust pin. This pre-calibration allows the devices to be used in most DC or AC applications without individually offset nulling each device. If offset null is desirable, it is simply obtained by leaving the offset preset pin open and connecting a trim pot of $200\Omega$ for the LH4033C or $1 \text{ k}\Omega$ for the LH4063C between the offset adjust pin and V- as illustrated in Figures 1 and 2. TL/K/10008-5 FIGURE 1. Offset Zero Adjust for LH4033C FIGURE 2. Offset Zero Adjust for LH4063C # Application Hints (Continued) Operation from Single or Asymmetrical Power Supplies: Both device types may be readily used in applications where symmetrical supplies are unavailable or not desirable. A typical application might be an interface to a MOS shift register where $V^+=+5V$ and $V^-=-12V$ . In this case, an apparent output offset occurs due to the device's voltage gain of less than unity. This additional output offset error may be predicted by: $$\Delta V_{O} \simeq (1 - A_{V}) \frac{(V^{+} - V^{-})}{2} = 0.005 (V^{+} - V^{-})$$ where Ay = No load voltage gain, typically 0.99 V+= Positive supply voltage V-= Negative suply voltage For the above example, $\Delta V_{\rm O}$ would be -35 mV. This may be adjusted to zero by offset voltage adjustment described earlier. For AC coupled applications, no additional offset occurs if the DC input is properly biased as illustrated in the "typical applications" section. **Short Circuit Protection:** In order to optimize transient response and output swing, output current limit has been omitted from the LH4033 and LH4063. Short circuit protection may be added by inserting appropriate value resistors between V+ and V $_{\rm C}^+$ pins and V $_{\rm C}^-$ and V $_{\rm C}^-$ pins as illustrated in *Figures 3* and *4*. Resistor values may be predicted by: $$R_{LIM} \simeq \frac{V^+}{I_{SC}} = \frac{V^-}{I_{SC}}$$ where: $I_{SC} \le 100$ mA for LH4033C $I_{SC} \le 250$ mA for LH4063C TL/K/10008-7 ### FIGURE 3. LH4033C Using Resistor Current Limiting The inclusion of limiting resistors in the collectors of the output transistors reduces output voltage swing. Decoupling $V_C^+$ and $V_C^-$ pins with capacitors to ground will retain full output swing for transient pulses. Alternate active current limit techniques that retain full DC output swing are shown in Figures 5, 6 and 7. In Figures 5 and 6, the current sources are saturated during normal operation thus apply full supply voltage to the $V_{\rm C}$ pins. Under fault conditions, the voltage decreases as required by the overload. For Figure 5: $$R_{LIM} = \frac{V_{BE}}{I_{SC}} = \frac{0.6V}{60 \text{ mA}} = 10\Omega$$ In Figure 6, quad transistor arrays are used to minimize part count and: $$R_{LIM} = \frac{V_{BE}}{1/3 \, (I_{SC})} = \frac{0.6V}{1/3 \, (200 \, mA)} = 8.2\Omega$$ TL/K/10008-8 FIGURE 4. LH4063C Using Resistor Current Limiting FIGURE 5. LH4033C Current Limiting Using Current Sources 1 # **Application Hints** (Continued) FIGURE 6. LH4063C Current Limiting Using Current Sources Capacitance Loading: Both the LH4033C and LH4063C are designed to drive capacitive loads such as coaxial cables in excess of several thousand picofarads without susceptibility to oscillation. However, peak current resulting from (CdV/dt) should be limited below absolute maximum peak current ratings for the devices. Thus for the LH4033C: $$\left(\frac{\Delta V_{\text{IN}}}{\Delta t}\right) \times C_{\text{L}} \leq I_{\text{OUT}} \leq \pm 250 \text{ mA}$$ and for the LH4063C: $$\left(\frac{\Delta V_{IN}}{\Delta t}\right) \times C_{L} \le I_{OUT} \le \pm 500 \text{ mA}$$ In addition, power dissipation resulting from driving capacitive loads plus standby power should be kept below total package power rating: $$\begin{array}{c} P_{diss} \geq P_{DC} + P_{AC} \\ \geq (V^+ - V^-) \times I_S + P_{AC} \\ P_{AC} \cong (V_{P-P})^2 \times f \times C_L \\ \end{array}$$ where $$\begin{array}{c} V_{P-P} = Peak\text{-to-peak output voltage swing} \\ f = Frequency \\ C_1 = Load Capacitance \end{array}$$ Operation Within an Op Amp Loop: Both devices may be used as a current booster or isolation buffer within a closed loop with op amps such as LH0032, LH0062, or LM118. An isolation resistor of $47\Omega$ should be used between the op amp output and the input of LH4033C. The wide bandwidths and high slew rates of the LH4033C and LH4063C assure that the loop has the characteristics of the op amp and that additional rolloff is not required. Hardware: In order to utilize the full drive capabilities of both devices, each should be mounted with a heat sink particularly for extended temperature operation. ### **DESIGN PRECAUTION** Power supply bypassing is necessary to prevent oscillation with both the LH4033C and LH4063C in all circuits. Low inductance ceramic disc capacitors with the shortest practical lead lengths must be connected from each supply lead (within <1/4" to 1/2" of the device package) to a ground plane. Capacitors should be one or two 0.1 $\mu$ F in parallel for the LH4033C; adding a 4.7 $\mu$ F solid tantalum capacitor will help in troublesome instances. For the LH4063C, two 0.1 $\mu$ F ceramic and one 4.7 $\mu$ F solid tantalum capacitors in parallel will be necessary on each supply lead. # **Schematic Diagrams** # Schematic Diagrams (Continued) TL/K/10008-12 # **Typical Applications** # High Speed Automatic Test Equipment Forcing Function Generator # Typical Applications (Continued) # Gamma Ray Pulse Integrator TL/K/10008-14 # **Nuclear Particle Detector** # PARTICLE Lzz 150V Lzz 150V SHIELD LH4033C 13 12 OUTPUT TL/K/10008-15 # High Input Impedance AC Coupled Amplifier fH > 100 MHz TL/K/1000B-16 ### Isolation Buffer ## **Coaxial Cable Driver** # Typical Applications (Continued) ### **Coaxial Cable Driver** \*Select C<sub>1</sub> For Optimum Pulse Response. TL/K/10008-19 ### **1W CW Final Amplifier** TL/K/10008-20 # High input impedance Comparator With Offset Adjust TL/K/10008-21 # Single Supply AC Amplifier ## Instrumentation Shield/Line Driver TL/K/10008-22 ### 4.5 MHz Notch Filter # Typical Applications (Continued) # High Speed Sample & Hold