# National Semiconductor # LH4010/LH4010C Fast FET Buffer ### **General Description** The LH4010/LH4010C is a high speed, FET input, voltage follower/buffer designed to provide high current drive at frequencies from DC to over 100 MHz. LH4010 will provide $\pm$ 100 mA into 50 $\Omega$ loads ( $\pm$ 250 mA peak) at slew rates of 2500 V/µs. In addition, both exhibit excellent phase linearity up to 20 MHz. The LH4010 is intended to fulfill a wide range of buffer applications such as high speed line drivers, video impedance transformation, nuclear instrumentation amplifiers, op amp isolation buffer for driving reactive loads and high impedance input buffers for high speed ADCs and comparators. These devices are constructed using specially selected junction FETs and active laser trimming to achieve guaranteed performance specifications. The LH4010 is specified for operation from $-55^{\circ}$ C to $+125^{\circ}$ C; whereas, the LH4010C is specified from -25°C to +85°C. The LH4010/ LH4010C is available in a 1.5W metal TO-8 package or a 16 lead dual-in-line package, N16A. ### **Features** 2500 V/μs ■ Slew rate Wide range single or dual supply operation Power bandwidth DC to 20 MHz High output drive $\pm 10V$ with $100\Omega$ load Low phase non-linearity Fast rise times High current gain High input resistance ■ Pin compatible with LH0033 120 dB $10^{10\Omega}$ 2° 2 ns ### **Applications** - High speed cable driver - Isolation buffer - ADC input buffer - Op amp current booster ### Schematic and Connection Diagram LH4010/LH4010C Pin numbers shown for TO-8 ("G") package. 15 NC INPUT <u>12</u> OUTPUT OFFSET ADJUST 11 NC OFFSET PRESET 10 NC TL/K/9349-24 **Top View** **Order Number LH4010CN** See NS Package Number N16A Metal Can Package (TO-8) Case is Electrically Isolated. Order Number LH4010G or LH4010CG See NS Package Number H12B TL/K/9349-16 ### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ( $V^+ - V^-$ ) **Maximim Power Dissipation** (See Curves) Maximum Junction Temperature Input Voltage 1.5W 175°C **Equal to Supplies** Operating Temperature Range LH4010C LH4010 -25°C to +85°C -55°C to +125°C -65°C to +150°C Lead Temperature (Soldering, 10 seconds) Storage Temperature Range Output Current, Continuous Pulsed 300°C $\pm 100 \, mA$ $\pm\,250\,mA$ ### **DC Electrical Characteristics** $V_S = \pm 15V$ , $V_{IN} = 0V$ , $R_L = 1k$ , $T_A = 25^{\circ}C$ unless otherwise noted (Note 1) | Symbol | Parameter | Conditions | LH4010C | | | Units | |------------------|--------------------------|-----------------------------------------------------------------------|---------|-----------------------------|-----------------------------|---------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max Unless<br>Otherwise Noted) | | Vos | Output Offset<br>Voltage | $V_{IN} = 0V, T_A = T_J = 25^{\circ}C$ (Note 4) | 5 | 10 | 20 | mV | | l <sub>B</sub> | Input Bias Current | T <sub>J</sub> = 25°C (Note 1) | 0.5 | 1 | 50 | nA | | v <sub>o</sub> | Output Voltage Swing | V <sub>IN</sub> = ±14V (Note 1) | | ±12 | ± 12 | V (Min) | | | | $V_{IN} = \pm 10.5, R_{L} = 100\Omega$ | | ±9 | | V (Min) | | R <sub>IN</sub> | Input Impedance | $T_{J} = 25^{\circ}C, V_{IN} = \pm 1V$ | 1010 | | | Ω | | Is | Supply Current | | 22 | 26 | | mA | | R <sub>OUT</sub> | Output Impedance | $V_{IN} = \pm V_{DC},$<br>$\Delta R_L = 100\Omega \text{ to } \infty$ | | 10 | | Ω | | A <sub>V</sub> | Voltage Gain | V <sub>IN</sub> = ±10V | | 0.96 | 0.96 | V/V (Min) | | | | $V_{IN} = \pm 10V, R_L = 100\Omega$ | | 0.90 | 0.90 | V/V (Min) | # DC Electrical Characteristics $V_S = \pm 15 V$ , $V_{IN} = 0 V$ , $R_L = 1 k$ , $T_A = 25 ^{\circ} C$ otherwise noted (Note 1) | Symbol | Parameter | Conditions | <b>∟</b> H4010 | | | Units | |------------------|----------------------|-----------------------------------------------------------------------------------------------|----------------|-----------------------------|-----------------------------|---------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max Unless<br>Otherwise Noted) | | V <sub>OS</sub> | Input Offset | $V_{IN} = 0V, T_A = T_J = 25^{\circ}C$<br>(Notes 1, 4) | 5 | 10 | | m∨ | | | | | | 25 | | | | l <sub>B</sub> | Input Bias Current | T <sub>J</sub> = 25°C<br>(Notes 1, 4) | 200 | 500 | | pA | | | | | | 10: | | nA | | V <sub>O</sub> | Output Voltage Swing | V <sub>IN</sub> = ±14V | | ± 12 | | V (Min) | | | | $V_{\text{IN}} = \pm 10.5, \text{RL} = 100\Omega,$ $T_{\text{A}} = 25^{\circ}\text{C}$ | | ±9 | | V (Min) | | R <sub>IN</sub> | Input Impedance | $T_J = 25^{\circ}C$ ,<br>$V_{1N} = \pm 1V$ | 1010 | | | Ω | | Is | Supply Current | | 22 | 26 | | mA | | R <sub>OUT</sub> | Output Impedance | $V_{\text{IN}} = \pm V_{\text{DC}}$ (Note 4)<br>$\Delta R_{\text{L}} = 100\Omega$ to $\infty$ | | 8 | | Ω | | A <sub>V</sub> | Voltage Gain | V <sub>IN</sub> = ±10V | | 0.97 | | V/V (Min) | | | | $V_{IN} = \pm 10V$ , RL = $100\Omega$ | | 0.92 | | V/V (Min) | # AC Electrical Characteristics $V_S=\pm 15V, R_L=1~k\Omega, R_S=50\Omega, T_A=25^{\circ}C$ unless otherwise noted | Symbol | Parameter | Conditions | LH4010/LH4010C | | | Units | |----------------|------------------------------------|------------------------------------|----------------|-----------------------------|-----------------------------|---------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | (Max Unless<br>Otherwise Noted) | | t <sub>r</sub> | Small Signal Rise<br>Time (Note 5) | $\Delta V_{IN} = 0.5V$ | 1.5 | | | ns | | | | $R_L = 50\Omega$ , $V_{IN} = 0.5V$ | | 2.5 | | | | t <sub>p</sub> | Propagation Delay<br>(Note 5) | $\Delta V_{\text{IN}} = 0.5V$ | 2.0 | | | ns | | BW | Small Signal Bandwidth<br>(Note 7) | | 200 | | | MHz (Min) | | | | $R_L = 50\Omega$ | | | 140 | | | SR | Slew Rate (Note 6) | $V_{IN} = \pm 5V$ | 2500 | 2000 | | V/μs (Min) | Note 1: Boldface limits are guaranteed over full temperature range. Operating ambient temperature range of LH4010C is -25°C to +85°C, and LH4010 is -55°C to +125°C. Note 2: Tested limits are guaranteed and 100% production tested. Note 3: Design limits are guaranteed (but not production tested) over the indicated temperature or temperature range. These limits are not used to calculate outgoing quality level. Note 4: Specifications are at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed value at T<sub>J</sub> = 25°C. Note 5: See AC Test Circuit. Note 6: Slew rate is measured between +2.5V and -2.5V. See AC Test Circuit. Note 7: Bandwidth is calculated from rise time with $f=\mathbf{t_f}/\pi$ . # **Typical Characteristics** TL/K/8349-3 ### **AC Test Circuit** TL/K/9349-2 ### **Application Hints** Recommended Layout Precautions: RF/video printed circuit board layout rules should be followed when using the LH4010 and LH4010C since they will provide power gain to frequencies over 100 MHz. Ground planes are recommended and power supplies should be decoupled at each device with low inductance capacitors. In addition, ground plane shielding may be extended to the metal case of the device since it is electrically isolated from internal circuitry. Alternatively the case should be connected to the output to minimize input capacitance. Offset Voltage Adjustment: Both the LH4010 and LH4010C offset voltages have been actively trimmed by laser to meet guaranteed specifications when the offset preset pin is shorted to the offset adjust pin. This pre-calibration allows the devices to be used in most DC or AC applications without individually offset nulling each device. If offset null is desirable, it is simply obtained by leaving the offset preset pin open and connecting a trim pot of $100\Omega$ between the offset adjust pin and V $^-$ as illustrated in Figure 1. FIGURE 1. Offset Zero Adjust for LH4010 Operation from Single or Asymmetrical Power Supplies: Both device types may be readily used in application where symmetrical supplies are unavailable or not desirable. A typical application might be an interface to a MOS shift register where $V^+ = +5V$ and $V^- = -12V$ . In this case, an apparent output offset occurs due to the device's voltage gain of less than unity. This additional output offset error may be predicted by: $$\Delta V_{O} \approx (1 - A_{V}) \frac{(V^{+} - V^{-})}{2} = 0.005 (V^{+} - V^{-})$$ where: A<sub>V</sub> = No load voltage gain, typically 0.99 V + Positive supply voltage V = Negative supply voltage For the above example, $\Delta V_O$ would be -35 mV. This may be adjusted to zero as discussed above. For AC coupled applications, no additional offset occurs if the DC input is properly biased as illustrated in the "typical applications" section. **Short Circuit Protection:** In order to optimize transient response and output swing, output current limit has been omitted from the LH4010 and LH4010C. Short circuit protection may be added by inserting appropriate value resistors between V+ and V<sub>C</sub>+ pins and V- and V<sub>C</sub>- pins as illustrated in *Figure 2*. Resistor values may be predicted by: $$R_{LIM} \cong \frac{V^+}{I_{SC}} = \frac{-V^-}{I_{SC}}$$ where: $$I_{SC} \le 100 \text{ mA}$$ The inclusion of limiting resistors in the collectors of the output transitors reduces output voltage swing. Decoupling $V_C^+$ and $V_C^-$ pins with capacitors to ground will retain full output swing for transient pulses. An alternate active current limit technique that retains full DC output swing is shown in *Figure 3*. # **Applications Hints** (Continued) FIGURE 3. LH4010 Current Limiting Using Current Sources Capacitive Loading: The LH4010 is designed to drive capacitive loads such as coaxial cables in excess of several thousand picofarads without being susceptible to oscillation. However, peak current resulting from (C $\times$ dV/dt) should be limited below absolute maximum peak current ratings for the devices. Thus: $$\left\{\frac{\Delta V_{\text{IN}}}{\Delta t}\right\} \times C_{\text{L}} \leq I_{\text{OUT}} \leq \pm 250 \text{ mA}$$ # Typical Applications #### **Nuclear Particle Detector** In addition, power dissipation resulting from driving capcitative loads plus standby power should be kept below total package power rating: $$\begin{aligned} &P_{\underset{pkg}{\text{diss}}} \geq P_{DC} + P_{AC} \\ &P_{\underset{pkg}{\text{diss}}} \geq (V^+ - V^-) \times I_S + P_{AC} \end{aligned}$$ $P_{AC} \cong (V_{PP})^2 \times f \times C_L$ V<sub>PP</sub> = Peak-to-peak output voltage swing f = frequency C<sub>L</sub> = Load Capacitance Operation Within an Op Amp Loop: Both devices may be used as a current booster or isolation buffer within a closed loop with op amps such as LH0032, LM6361, or LM118. An isolation resistor of $47\Omega$ should be used between the op amp output and the input of LH4010. The wide bandwidths and high slew rates of the LH4010 assure that loop has the characteristics of the op amp and that additional rolloff is not required. **Hardware:** In order to utilize the full drive capabilities of the device, it should be mounted with a heat sink particularly for extended temperature operation. The case is isolated from the circuit and may be connected to system chassis. #### ATTENTION! where: Power supply bypassing is necessary to prevent oscillation in all circuits. Low inductance ceramic disc capacitors with the shortest practical lead lengths must be connected from each supply lead (within $< \frac{1}{4}$ " to $\frac{1}{2}$ " of the device package) to a ground plane. Capacitors should be one or two 0.1 $\mu$ F in parallel; adding a 4.7 $\mu$ F solid tantalum capacitor will help in troublesome instances. ### High Input Impedance AC Coupled Amplifier TL/K/9349-18 # Typical Applications (Continued) #### **Coaxial Cable Driver** \*Select C<sub>1</sub> for optimum pulse response. ### Instrumentation Shield/Line Driver TL/K/9349-20 ### Single Supply AC Amplifier TL/K/9349-19 # **Typical Applications (Continued)** #### 4.5 MHz Notch Filter ### **High Speed Sample and Hold** \*Pin numbers shown for TO-8 ("G") package. TL/K/9349~23