# National Semiconductor # LH4011/LH4011C Fast Open Loop Buffer ## **General Description** The LH4011 is a very high speed, FET input, voltage follower/buffer designed to provide high current drive at frequencies from DC to over 150 MHz. The LH4011/LH4011C will provide $\pm 200$ mA into $50\Omega$ loads ( $\pm 500$ mA peak) at slew rates of 5000 V/ $\mu s$ . In addition, it exhibits excellent phase linearity. The LH4011 is intended to fulfill a wide range of buffer applications. Due to its high speed it does not degrade the system performance. Its high output current makes it adequate for most loads. Only a single $\pm$ 10V supply is needed for a 5 Vpp video signal. In addition, the LH4011 can continuously drive $50\Omega$ coaxial cables. These devices are constructed using specially selected junction FET's and active laser trimming to achieve guaranteed performance specifications. The LH4011K is specified for operation from $-55^{\circ}\mathrm{C}$ to $+125^{\circ}\mathrm{C}$ ; whereas, the LH4011CK is specified from $-25^{\circ}\mathrm{C}$ to $+85^{\circ}\mathrm{C}$ . LH4011K and LH4011CK are available in a 5W 8-pin TO-3 package. The LH4011CT is specified for operation from -25°C to +85°C and is available in an 11-pin TO-220 package. #### **Features** ■ Fast 5000V/μs ■ Wide range single or dual supply operation ■ Wide bandwidth DC to 160 MHz ■ High output drive ±10V with 50Ω load ■ Low phase non-linearity ■ Fast rise times <2 ns ■ High input resistance >10<sup>10</sup>Ω ■ Pin compatible with LH0063 ## **Applications** - High speed line drivers - Video impedance transformation - Op amp isolation buffers - Yoke driver for high resolution CRT - High impedance input buffer ## **Connection Diagrams** #### Metal Can Package (TO-3), 8-Pin **Top View** Note: Case is Electrically Isolated Order Number LH4011K or LH4011CK See NS Package Number K08A #### Plastic Package (TO-220), 11-Pln TL/K/9423-19 Top View Note: Metal Tab is Electrically Isolated Order Number LH4011CT See NS Package Number TA11B ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ( $V^+ - V^-$ ) Maximum Power Dissipation (See Curves) Maximum Junction Temperature Input Voltage **Equal to Supplies** 3.2W 175°C Continuous Output Current $\pm$ 200 mA **Peak Output Current** $\pm\,$ 500 mA Operating Temperature Range LH4011 -55°C to +125°C LH4011C -25°C to +85°C -65°C to +150°C Storage Temperature Range Lead Temperature (Soldering, 10 seconds) 300°C ESD TBD ## **DC Electrical Characteristics** $V_S \pm 15V$ , RS = RL = 50 $\Omega$ , $T_A$ = 25°C unless otherwise specified (Note 1) | Symbol | Parameter | Conditions | | LH4011 | 11-14- (84- | | |----------------------|-----------------------------------------------|-----------------------------------------------------------------------------|---------|-----------------------------|---------------------------------------|-----------------------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | Units (Max<br>Uniess Otherwis<br>Noted) | | Vos | Output Offset | $R_L = 50\Omega$<br>$R_S < 100 \text{ k}\Omega \text{ (Note 4)}$ | 10 | 25 | · · · · · · · · · · · · · · · · · · · | mV | | | | | | 100 | | | | ΔV <sub>OS</sub> /ΔT | Aver. Temp. Coeffic. of Output Offset Voltage | $R_S < 100 \text{ K}\Omega$<br>$T_{MIN} < T_A < T_{MAX}$ | 300 | | | μV/°C | | l <sub>B</sub> | Input Bias Current | (Note 4) | 10 | 30 | | nA | | | | | | 100 | | | | A <sub>v</sub> | Voltage Gain | $V_{IN} \pm 10V$ , $R_L = 1 \text{ k}\Omega$<br>$R_S < 100 \text{ k}\Omega$ | 0.95 | 0.94 | | V/V (Min) | | | | | | 0.92 | | | | A <sub>V</sub> | Voltage Gain | $V_{IN} = \pm 10V, R_L = 50\Omega$<br>$R_S < 100 k\Omega$ | 0.94 | 0.92 | | V/V (Min) | | CIN | Input Capacitance | Case Shorted to Output | 8 | ~. | | pF | | Rout | Output Impedance | V <sub>OUT</sub> = ±10V | | 4 | · . | Ω | | V <sub>O</sub> | Output Current Swing | $V_{IN} = \pm 10V, R_S < 100 k\Omega$ | 0.25 | 0.2 | | Amps (Min) | | Vo | Output Voltage Swing | $R_L = 50\Omega$ | 11.4 | ± 10 | | V (Min) | | V <sub>O</sub> | Output Voltage Swing | $V_S = \pm 5.0 V$ , $R_L = 50 \Omega$ | ± 2.7 | ±2.5 | | V (Min) | | ls | Supply Current | $R_L = \infty$ , $V_S = \pm 15V$ | 60 | 68 | | mA | | ls | Supply Current | $V_{S} = \pm 5.0V$ | 50 | | - | mA | | PD | Power Consumption | $R_L = \infty, V_S = \pm 15V$ | 1.8 | "- | | w | | $P_{D}$ | Power Consumption | $V_S = \pm 5.0V$ | 0.5 | " " | | w | # **DC Electrical Characteristics** $V_S$ ±15V, RS = RL = 50 $\Omega$ , $T_A$ = 25°C unless otherwise specified (Note 1) | Symbol | Parameter | Conditions | LH4011C | | | Units (Max | |----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------|-----------------------------|---------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | Unless Otherwise<br>Noted | | Vos | Output Offset | $T_J = 25^{\circ}\text{C}, R_L = 50\Omega$<br>$R_S < 100 \text{ k}\Omega \text{ (Note 4)}$ | 10 | 50 | | mV | | ΔV <sub>OS</sub> /ΔT | Aver. Temp. Coeffic.<br>of Output Offset Voltage | $R_S < 100 \text{ k}\Omega$<br>$T_{MIN} < T_A < T_{MAX}$ | 300 | | | μV/°C | | I <sub>B</sub> | Input Bias Current | (Note 4) | 10 | 30 | | nA | | A <sub>v</sub> | Voltage Gain | $V_{\text{IN}} = \pm 10 \text{V}, R_{\text{L}} = 1 \text{ k}\Omega$<br>$R_{\text{S}} < 100 \text{ k}\Omega$ | 0.95 | 0.92 | | V/V (Min) | | A <sub>v</sub> | Voltage Gain | $V_{\text{IN}} = \pm 10\text{V}, R_{\text{L}} = 50\Omega, T_{\text{J}} = 25^{\circ}\text{C}$<br>$R_{\text{S}} < 100 \text{ k}\Omega$ | 0.94 | 0.9 | | V/V (Min) | | C <sub>IN</sub> | Input Capacitance | Case Shorted to Output | 8 | | | pF | | Rout | Output Impedance | V <sub>OUT</sub> = ±10V | | 4 | | Ω | | V <sub>O</sub> | Output Current Swing | $V_{IN} = \pm 10V$ , $R_S < 100 \text{ k}\Omega$ | 0.25 | 0.2 | | Amps (Min) | | V <sub>O</sub> | Output Voltage Swing | $R_L = 50\Omega$ | 11.4 | ±10 | | V (Min) | | V <sub>O</sub> | Output Voltage Swing | $V_S = \pm 5.0V, R_L = 50\Omega$ | ± 2.7 | ± 2.5 | | V (Min) | | ls | Supply Current | $R_L = \infty, V_S = \pm 15V$ | 60 | 68 | | mA | | ls | Supply Current | $V_{S} = \pm 5.0V$ | 50 | | | mA | | P <sub>D</sub> | Power Consumption | $R_L = \infty, V_S = \pm 15V$ | 1.8 | | | w | | PD | Power Consumption | $V_S = \pm 5.0V$ | 0.5 | | | w | ## AC Electrical Characteristics $T_J = 25^{\circ}C, V_S = \pm 15V, R_S = 50\Omega, R_L = 50\Omega$ | Symbol | Parameter | Conditions | LH4011C/LH4011 | | | Units (Max | |--------|---------------------|------------------------------------------------------|----------------|-----------------------------|-----------------------------|-----------------------------| | | | | Typical | Tested<br>Limit<br>(Note 2) | Design<br>Limit<br>(Note 3) | Unless Otherwise<br>Noted) | | SR | Slew Rate | $R_L = 50\Omega$ , $V_{IN} = 20 V_{PP}$ , 20% to 80% | 5000 | | | V/μs | | BW | Bandwidth | V <sub>IN</sub> = 1.0 Vrms | 160 | 140 | | MHz | | PBW | Power Bandwidth | $\Delta V_{IN} = 20 V_{PP}$ | 80 | 60 | | MHz (Min) | | | Phase Non-Linearity | BW = 1.0 MHz to 50 MHz | 2 | | | deg. | | | Rise Time | $\Delta V_{IN} = 1 V_{PP}$ | 1.6 | | | ns | | | Propagation Delay | $\Delta V_{IN} = 1 V_{PP}$ | 1.9 | | | ns | | | Harmonic Distortion | | <0.1 | 4114044Cia | <u> </u> | %<br>C and I H4011 is -55°C | Note 1: Boldface limits are guaranteed over full temperature range. Operating ambient temperature range of LH4011C is -25°C to +85°C, and LH4011 is -55°C to 125°C. Note 2: Tested limits are guaranteed and 100% production tested. Note 3: Design limits are guaranteed (but not production tested) over the indicated temperature range. These limits are not used to calculate outgoing quality level. Note 4: Specification is at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed value at T<sub>J</sub> = 25°C. #### **Typical Performance Characteristics Supply Current vs Power Dissipation DC Safe Operating Supply Voltage** CASE (0<sub>JC</sub> = 15°C/W) 200 POWER DISSIPATION (W) CURRENT (mA) SUPPLY CURRENT (mA) T<sub>C</sub> = 25°C 100 AMBIENT (OJA = 40°C/W) 100 -100 20 -200 50 75 125 100 -15 -10 -5 10 15 TEMPERATURE (°C) OUTPUT YOLTAGE (V) SUPPLY VOLTAGE (#V) **Output Swing vs** Frequency **Supply Voltage Input Bias Current** Response 15 30 INPUT BIAS CURRENT (nA) OUTPUT SWING (# V) Vs = ± 10V Magnitude (dB) 10 -8 -10 -12 -10 100 10 15 20 -75 -50 -25 0 25 50 SUPPLY VOLTAGE (±V) Frequency (MHz) TEMPERATURE (°C) TL/K/9423-6 TL/K/9423-3 **Small Signal Rise Time** Small Signal Fall Time Large Signal Fall Time DUTPUT VOLTAGE (100 mV/div.) OUTPUT VOLTAGE (100 mV/div.) OUTPUT VOLTAGE (5V/dlv.) R<sub>L</sub> = 500. $R_{L}=50\Omega$ $R_L = 50\Omega$ V<sub>S</sub> = ± 15V V<sub>S</sub> = ± 15V V<sub>S</sub> = ± 15V TIME (1 ns/div.) TIME (1 na/div.) TIME (2 ns/dlv.) TL/K/9423-4 TL/K/9423-15 TL/K/9423-16 Large Signal Rise Time OUTPUT VOLTAGE (5V/dfv.) R<sub>L</sub> = 500 V<sub>S</sub> = ± 15V TIME (1 ns/div.) TL/K/9423-5 # **Schematic Diagram** ## **Bandwidth Test Circuit** FIGURE 1. Bandwidth Test Circuit ## **Power Bandwidth Test Circuit** FIGURE 2. Power Bandwidth Test Circuit ## **Application Hints** Recommended Layout Precautions: RF/video printed circuit board layout rules should be followed when using the LH4011 since it will provide gain to frequencies over 160 MHz. Ground planes are recommended and power supplies should be decoupled at each device with low inductance capacitors. In addition, ground plane shielding may be extended to the metal case of the device since it is electrically isolated from internal circuitry. Alternatively, the case should be connected to the output to minimize input capacitance. Short Circuit Protection: Short circuit protection may be added by inserting appropriate value resistors between V $^+$ and V $_{\rm C}^+$ pins and V $^-$ and V $_{\rm C}^-$ pins as illustrated in *Figure 4*. Resistor values may be predicted by: $$R_{LIM} \simeq \frac{V^+}{I_{SC}} = \frac{V^-}{I_{SC}}$$ The inclusion of limiting resistors in the collectors of the output transistors reduces output voltage swing. Decoupling $V_C^+$ and $V_C^-$ pins with capacitors to ground will retain full output swing for transient pulses. FIGURE 3. Offset Zero Adjust FIGURE 4. Using Resistor Current Limiting #### **Application Hints** (Continued) Capacitive Loading: The LH4011 is designed to drive capacitive loads such as coaxial cables in excess of several thousand picofarads without susceptibility to oscillation. However, peak current resulting from (C × dV/dt), should be limited below absolute maximum peak current ratings for the $$\left(\frac{\Delta V_{IN}}{\Delta t}\right) \times C_L \leq I_{OUT} \leq \, \pm 500 \; \text{mA}$$ In addition, power dissipation resulting from driving capacitive loads plus standby power should be kept below the package power rating. $$\begin{split} & P_{diss} \geq P_{DC} + P_{AC} \\ & p_{kg.} \\ & P_{diss} \geq (V^+ - V^-) \times I_S + P_{AC} \\ & p_{kg.} \end{split}$$ $\text{P}_{\text{AC}} = (\text{V}_{\text{p-p}})^2 \times \text{f} \times \text{C}_{\text{L}}$ $V_{p-p} = Peak-to-peak$ output voltage swing where f = frequency C<sub>L</sub> = Load Capacitance Operation Within an Op Amp Loop: The device may be used as a current booster or isolation buffer within a closed loop with op amps such as LH0032, LM6161, or LM118. An isolation resistor of $47\Omega$ should be used between the op amp output and the input of LH4011. The wide bandwidth and high slew rate of the LH4011 assures that the loop has the characteristics of the op amp and that additional compensation is not required. Hardware: In order to utilize the full drive capabilities of both devices, each should be mounted with a heat sink particularly for extended temperature operation. The cases of both are isolated from the circuit and may be connected to system chassis. #### **ATTENTION!** Power supply bypassing is necessary to prevent oscillation in all circuits. Low inductance ceramic disc capacitance with the shortest practical lead lengths must be connected from each supply lead (within $\frac{1}{4}$ to $\frac{1}{2}$ " of the device package) to a ground plane. Capacitors should be two 0.1 µF ceramic and one 4.7 µF solid tantalum capacitors in parallel on each supply lead. ## **Typical Applications** #### **Coaxial Cable Driver** TL/K/9423-9 #### 1W CW Final Amplifier # Typical Applications (Continued) #### **Isolation Buffer** TL/K/9423-12 #### **Laser Diode Transmitter** TL/K/9423-17 #### **Guard Driver**