# National Semiconductor **PRELIMINARY** ## LH4003/LH4003C Precision RF Closed Loop Buffer #### **General Description** The LH4003 is a precision RF buffer optimized for unity gain applications. The LH4003 features a small signal bandwidth of 250 MHz. The buffer is internally compensated to be unity gain stable and has internal short circuit protection. The LH4003 is useful in applications such as video buffering, cable driving, and flash converter input conditioning. #### **Features** - Operation from ±6V supplies - Drive 50Ω directly - Internal power supply bypassing TL/K/9243-1 - Short circuit protection - 1000 V/µs slew rate - $\blacksquare$ 0.97 gain accuracy into 50 $\Omega$ ### **Applications** - Line drivers - Video buffers ### **Block and Connection Diagram** Note 1: NC = No Connection Note 2: Pins 9 & 17 Internally Connected Order Number LH4003D, LH4003CD See NS Package Number D24D ### **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage, Vs ±8V Power Dissipation, PD $T_A = 25^{\circ}\text{C}$ , derate linearly at 62.5°C/W 2W $T_C = 25^{\circ}\text{C}$ , derate linearly at 33.3°C/W 3.75W Input Common Mode Voltage Range, $V_{\text{CM}}$ Output Current, IO Output Short Circuit Duration Operating Temperature Range, T<sub>A</sub> LH4003CD LH4003D -25°C to +85°C -55°C to +125°C Storage Temperature Range, T<sub>STG</sub> -65°C to +150°C 150°C Maximum Junction Temperature, T<sub>J</sub> Lead Temperature (Soldering, 10 sec.) 150°C 300°C Continuous ± 100 mA # DC Electrical Characteristics $V_S = \pm 6V$ , $R_S = R_L = 50\Omega$ , $T_A = 25^{\circ}C$ unless otherwise noted. (Notes 1, 6) ± Vs | Symbol | Parameter | Conditions | | | Units<br>(Max Uniess | | | |--------------------|---------------------------------|--------------------------------------------------|-------------------------|------|--------------------------|--------------------------|----------------------| | | | | | Тур | Tested Limit<br>(Note 2) | Design Limit<br>(Note 3) | Otherwise<br>Stated) | | Vos | Output Offset Voltage | $T_A = T_J = 25^{\circ}C$ (Note 4) | | 5 | 15 | | mV | | V <sub>OS/ΔT</sub> | Offset Voltage Drift | | | 100 | | | μV/°C | | 1 <sub>B</sub> | Input Bias Current | $R_S = 300\Omega, T_A$ (Note 4) | = T <sub>J</sub> = 25°C | 100 | 200 | | μА | | A <sub>V</sub> | Voltage Gain | V <sub>IN</sub> = 2 V <sub>PP</sub><br>f = 1 kHz | $R_L = 50\Omega$ | 0.98 | 0.95 | | V/V <sub>(Min)</sub> | | | | | $R_L = 1 k\Omega$ | 0.98 | 0.95 | | | | v <sub>o</sub> | Output Voltage Swing | | | | ±3 | | V <sub>(Min)</sub> | | PSRR | Power Supply<br>Rejection Ratio | $V_S = \pm 4V \text{ to } \pm 8V$ | | 55 | 45 | | dB <sub>(Min)</sub> | | Is | Supply Current | $R_L = 1 k\Omega \text{ (Note 7)}$ | | 55 | 65 | | mA | | PD | Power Dissipation | | | | | 780 | mW | # AC Electrical Characteristics $V_S=\pm 6V,\,R_S=R_L=50\Omega,\,T_A=25^{\circ}C$ unless otherwise noted. (Note 1) | Symbol | Parameter | Conditions | | | Units<br>(Max Uniess | | | |---------------------|------------------------|----------------------------------------------------------------------|---------|------|--------------------------|--------------------------|----------------------| | | | | | Тур | Tested Limit<br>(Note 2) | Design Limit<br>(Note 3) | Otherwise<br>Stated) | | t <sub>r</sub> | Small Signal Rise Time | $\Delta V_{IN} = 0.5V$ | ).5V 2 | | | | | | t <sub>s</sub> | Settling Time to 0.1% | V <sub>IN</sub> = ±3V | | 80 | | | | | SR | Slew Rate | $V_{IN} = -3V \text{ to } +3V$ | 10%-90% | 1000 | | 800 | V/μs | | | | $V_{IN} = +3V \text{ to } -3V$ | 10%-90% | 1200 | | 1000 | (Min) | | $f_{-3\mathrm{dB}}$ | Small Signal Bandwidth | V <sub>OUT</sub> = 100 mVp-p | | 250 | 200 | | MHz (Min) | | | Full Power Bandwidth | V <sub>IN</sub> = ±2V, (Note 5) | | 65 | | | MHz | | | Harmonic Distortion | Second Order, V <sub>OUT</sub> = 4V p-p,<br>f <sub>IN</sub> = 10 MHz | | -60 | | | dB | # DC Electrical Characteristics $V_S = \pm 6V$ , $R_S = R_L = 50\Omega$ , $T_A = 25^{\circ}$ C unless otherwise noted. (Notes 1, 6) | Symbol | | | | LH4003 | | | Units<br>(Max Unless | |--------------------|-----------------------|----------------------------------------------------|--------------------------------------|--------|--------------------------|--------------------------|----------------------| | | Parameter | Conditions | | | Tested Limit<br>(Note 2) | Design Limit<br>(Note 3) | Otherwise<br>Stated) | | Vos | Output Offset Voltage | T <sub>A</sub> = T <sub>J</sub> = 25°C<br>(Note 4) | | 2 | 15 | | mV | | | | | | | 20 | | | | V <sub>OS/ΔT</sub> | Offset Voltage Drift | | | 100 | | | μV/°C | | l <sub>B</sub> | Input Bias Current | $R_S = 300\Omega$ | $T_A = T_J = 25^{\circ}C$ , (Note 4) | 100 | 200 | | | | | | | | | 200 | | μΑ | | Av | Voltage Gain | V <sub>IN</sub> = 2 V <sub>PP</sub><br>f = 1 kHz | $R_L = 50\Omega$ | 0.98 | 0.95 | 0.93 | V/V <sub>(Min)</sub> | | | | | R <sub>L</sub> = 1 kΩ | 0.98 | 0.95 | | | | | | | | | 0.93 | | | | V <sub>O</sub> | Output Voltage Swing | A <sub>V</sub> = +1 | | | ±3 | ± 3 | ٧ | | | | | | | | | (Min) | | PSRR | Power Supply | $V_S = \pm 4V \text{ to } \pm$ | 8V | 55 | 45 | | dB | | | Rejection Ratio | | | | 40 | | (Min) | | Is | Supply Current | $R_L = 1 k\Omega \text{ (Note 7)}$ | | 55 | 65 | 80 | mA | | PD | Power Dissipation | | | | | 780 | mW | # AC Electrical Characteristics $V_S = \pm 6V$ , $R_S = R_L = 50\Omega$ , $T_A = 25^{\circ}$ C unless otherwise noted. (Note 1) | Symbol | _ | | | LH4003 | Units<br>(Max Unless | | | |----------------|------------------------|----------------------------------------------------------------------|---------|--------|--------------------------|--------------------------|----------------------| | | Parameter | Conditions | | Тур | Tested Limit<br>(Note 2) | Design Limit<br>(Note 3) | Otherwise<br>Stated) | | tr | Small Signal Rise Time | nall Signal Rise Time $\Delta V_{ N} = 0.5V$ | | 2 | | | ns | | t <sub>s</sub> | Settling Time to 0.1% | V <sub>IN</sub> = ±3V | | 80 | | | ns | | SR | Slew Rate | $V_{IN} = -3V \text{ to } +3V$ | 10%-90% | 1000 | | 800 | V <sub>μS</sub> | | | | $V_{IN} = +3V \text{ to } -3V$ | 10%-90% | 1200 | | 1000 | (Min) | | <i>f</i> −3 dB | Small Signal Bandwidth | V <sub>OUT</sub> = 100 mVp-p | | 250 | 200 | | MHz (Min) | | | Full Power Bandwidth | V <sub>IN</sub> = ±2V, (Note 5) | | 65 | | | MHz | | | Harmonic Distortion | Second Order, $V_{OUT} = 4V \text{ p-p}$ , $f_{IN} = 10 \text{ MHz}$ | | -60 | | | dB | Note 1: These measurements are taken with the LH4003 strapped for a gain of $\pm 1$ . Note 2: Tested limits are guaranteed and 100% tested in production. Note 3: Design limits are guaranteed (but not 100% production tested) over indicated temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels. Note 4: Specification is at 25°C junction temperature due to requirements of high speed automatic testing. Actual values at operating temperature will exceed value at T<sub>J</sub> = 25°C. See Typical Performance Characteristics for more information. Note 5: Full power bandwidth is calculated based on slew rate measurement using FPBW = slew rate / (2 #V peak). Note 6: Boldface limits are guaranteed over full temperature. Operating ambient temperature range of LH4003C is -25°C to +85°C, and LH4003 is -55°C to +125°C. Note 7: When the LH4003 is operated at elevated temperature (such as 125°C), some form of heat sinking or forced air cooling is required. The quiescent power with V<sub>S</sub> of ±6V is 780 mW, whereas the package is rated to 750 mW without a heatsink at 125°C. ### **Typical Performance Characteristics** ### **Application Information** The unity gain follower configuration shown in *Figure 1*, offers a 250 MHz small signal bandwidth to the -3dB point and the minimum slew rate of 800 V/ $\mu$ s insures a full power bandwidth of 65 MHz for a 4V peak-to-peak signal, according to the formula: $$B = SR/2 \pi Vp$$ Where SR is the slew rate in $\mu s$ , B is the bandwidth of the device in MHz for a peak sine wave voltage Vp. The unity gain follower/buffer is therefore an excellent choice for wideband sinewave buffering or pulse amplification. *Figure 2* shows the typical pulse response for such a configuration. #### **DRIVING CAPACITIVE LOADS** Flash A/D, unterminated cables, etc, can exhibit up to 300 pF of capacitance, thus creating stability or settling problems. *Figure 3* shows the compensation scheme for driving such capacitive loads while still insuring optimum settling. The output current limit of the LH4003 is a considerable help for driving capacitive loads, the charging current is kept in control and the damping resistor can be small without overloading the output stage. A $20\Omega$ resistor in series with the capacitance is required for insuring an optimum settling time of 0.5% in less than 20 ns which is suitable for driving a 7 bit flash A to D converter in video applications at a sampling rate of 20 MSPS (see *Figure 4*). #### LAYOUT CONSIDERATIONS The layout of a RF/Video PC board where the signal frequency is beyond 100 MHz required special attention. All the traces or connections must be as short and as wide as possible in order to keep their parasitic inductance to a minimum. This is especially critical for the supply lines where the current can reach over 100 mA in a few nanoseconds. Although the LH4003 contains internal decoupling, it still requires some external bypassing capacitors, which have to be located as close to the supply pins as possible. A 4.7 $\mu$ F in parallel with a 100 nF low inductance capacitor will insure good filtering. In some cases of noisy environment, or when the power supply is located far from the circuit, it may be necessary to use a dual stage decoupling as shown in *Figure 5*. Ground can also become a considerable problem. It is assumed to be uniformly zero volts and considered as a reference. In practice, if the ground is poorly laid out, every single point may be at a different potential and at a different phase, which is a source of instability or signal distortion. The most reliable solution to this problem is to have a ground plane that will minimize the parasitic inductance and therefore, potential and phase differences. #### INPUT CAPACITANCE The input capacitance of the LH4003 is typically 8 pF and will slightly increase with frequency. A large source resistance value in front of this will form a pole, which may substantially reduce the bandwidth of the circuit and affect stability. This is the reason why resistor values higher than 500 ohms should not be utilized in the feedback network and high source impedance should be avoided. #### **BIAS CURRENT** The input bias current is typically 100 $\mu$ A and may create an undesirable output offset voltage when the source impedance is high. An internal $50\Omega$ resistor is provided for matching with a $50\Omega$ source impedance in order to minimize the output offset voltage. *Figure 6* shows a circuit that uses a FET transistor pair for the input stage in order to reduce the input bias current to the sub-nanoampere region. # **Typical Applications** FIGURE 1. Unity Gain Follow, Typical BW 3dB = 250 MHz TL/K/9243-3 TL/K/9243-4 TL/K/9243-6 Note: Top trace is input and bottom trace is output. $V_{CC}=\pm6V,\,R_S=R_L=50\Omega.$ FIGURE 2. Pulse Response of Follower FIGURE 3. Driving Capacitance 4-34 # Typical Applications (Continued) TL/K/9243-7 Note: Top trace is input and bottom trace is output. $V_{CC}=\pm6V$ , $R_S=50\Omega$ , $R_{ISO}=20\Omega$ and $C_L=300$ pF. FIGURE 4. Pulse Response when Driving Capacitance. TL/K/9243-8 FIGURE 5. Dual Stage Decoupling FIGURE 6. FET Buffer Reduces Bias Current