intercil

# EL2071, EL2171

NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc December 1995, Rev. E

FN7032

# 150MHz Current Feedback Amplifier

élantec.

The EL2071 and EL2171 are wide bandwidth, fast settling monolithic amplifiers built using an advanced

OBSOLETE PRODUCT

complementary bipolar process. The EL2071 has a disable/enable feature which allows power down and analog multiplexing. These amplifiers use current-mode feedback to achieve more bandwidth at a given gain than conventional operational amplifiers. Designed for closed-loop gains of ±7 to ±50, the EL2071 and EL2171 have a 150MHz - 3dB bandwidth ( $A_V = +20$ ), and 2.5ns rise/fall time, while consuming only 15mA of supply current. The EL2071 consumes only 1.5mA when disabled.

The wide 150MHz bandwidth and extremely linear phase (0.2dB deviation from linear at 50MHz) allow superior signal fidelity. These features make the EL2071 and EL2171 especially suited for many digital communication system applications.

The EL2071's and EL2171's settling to 0.1% in 10ns and ability to drive capacitive loads make them ideal in flash A/D applications. D/A systems can also benefit from the EL2071 and EL2171, especially if linearity and drive levels are important.

Elantec products and facilities comply with MIL-I-45208A, and other applicable quality specifications. For information on Elantec's processing, see Elantec document, QRA-1: Elantec's Processing, Monolithic Integrated Circuits.

## Pinout



Manufactured under U.S. Patent No. 4,893,091

#### Features

- 150MHz 3dB bandwidth,  $A_V = 20$
- 10ns settling to 0.1%
- V<sub>S</sub> = ±5V @ 15mA
- 2.5ns rise/fall times (2V step)
- Overload/short-circuit protected
- ±7 to ±50 closed-loop gain range
- Low cost
- EL2171 is direct replacement for CLC401
- Disable capability on EL2071

## Applications

- · Line drivers
- DC-coupled log amplifiers
- · High-speed modems, radios
- High-speed A/D conversion
- D/A I-V conversion
- Photodiode, CCD preamps
- IF processors
- High-speed communications
- Analog multiplexing (using disable—EL2071)
- Power down mode (using disable—EL2071)

# Ordering Information

| PART<br>NUMBER | TEMP.<br>RANGE | PACKAGE    | PKG. NO. |
|----------------|----------------|------------|----------|
| EL2171CN       | -40°C to +85°C | 8-Pin PDIP | MDP0031  |
| EL2171CS       | -40°C to +85°C | 8-Pin SO   | MDP0027  |
| EL2071CN       | -40°C to +85°C | 8-Pin PDIP | MDP0031  |
| EL2071CS       | -40°C to +85°C | 8-Pin SO   | MDP0027  |

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

Supply Voltage (V<sub>S</sub>).....±7V (Output Current Output is short-circuit protected to ground, however, maximum reliability is obtained if  $I_{OUT}$  does not exceed 70mA.)

| Common Mode Input Voltage ±VS |
|-------------------------------|
| Differential Input Voltage5V  |
| Power Dissipation See Curves  |

| Operating Temperature40°C to +85°C |
|------------------------------------|
| Operating Junction Temperature     |
| Ceramic Packages                   |
| Plastic Packages                   |
| Storage Temperature                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **Open-Loop DC Electrical Specifications** $V_S = \pm 5V$ , $R_L = 100\Omega$ , unless otherwise specified

| PARAMETER              | DESCRIPTION                     | TEST CONDITIONS    | TEMP                                | MIN  | TYP  | MAX | UNITS  |
|------------------------|---------------------------------|--------------------|-------------------------------------|------|------|-----|--------|
| V <sub>OS</sub>        | Input Offset Voltage            |                    | 25℃                                 |      | 3    | 6   | mV     |
|                        |                                 |                    | T <sub>MIN</sub> , T <sub>MAX</sub> |      |      | 10  | mV     |
| TC V <sub>OS</sub>     | Average Offset<br>Voltage Drift | (Note 1)           | All                                 |      | 20   | 50  | µV/⁰C  |
| +I <sub>IN</sub>       | +Input Current                  |                    | 25°C, T <sub>MAX</sub>              |      | 10   | 20  | μA     |
|                        |                                 |                    | T <sub>MIN</sub>                    |      |      | 36  | μA     |
| TC (+I <sub>IN</sub> ) | Average +Input<br>Current Drift | (Note 1)           | All                                 |      | 100  | 200 | nA/° C |
| -I <sub>IN</sub>       | -Input Current                  |                    | 25℃                                 |      | 10   | 30  | μA     |
|                        |                                 |                    | T <sub>MIN</sub>                    |      |      | 46  | μA     |
|                        |                                 |                    | T <sub>MAX</sub>                    |      |      | 40  | μA     |
| TC (-I <sub>IN</sub> ) | Average -Input<br>Current Drift | (Note 1)           | All                                 |      | 100  | 200 | nA/⁰ C |
| PSRR                   | Power Supply<br>Rejection Ratio | (Note 2)           | All                                 | 50   | 55   |     | dB     |
| CMRR                   | Common-Mode<br>Rejection Ratio  |                    | All                                 | 40   | 50   |     | dB     |
| IS                     | Supply Current—Quiescent        | No Load            | All                                 |      | 15   | 21  | mA     |
| ISOFF                  | Supply Current—Disabled         | EL2071 (Note 3)    | All                                 |      | 1.5  | 3.0 | mA     |
| +R <sub>IN</sub>       | +Input Resistance               |                    | 25°C, T <sub>MAX</sub>              | 100  | 200  |     | kΩ     |
|                        |                                 |                    | T <sub>MIN</sub>                    | 50   |      |     | kΩ     |
| C <sub>IN</sub>        | Input Capacitance               |                    | All                                 |      | 0.5  | 2.5 | pF     |
| R <sub>OUT</sub>       | Output Resistance (DC)          |                    | All                                 |      | 0.2  | 0.3 | Ω      |
| R <sub>OUTD</sub>      | Output Resistance (DC)          | EL2071<br>Disabled | All                                 | 100  | 200  |     | kΩ     |
| C <sub>OUTD</sub>      | Output Capacitance (DC)         | EL2071<br>Disabled | All                                 |      | 0.5  | 2.0 | pF     |
| CMIR                   | Common-Mode Input<br>Range      | (Note 4)           | 25°C, T <sub>MAX</sub>              | ±2.5 | ±2.8 |     | V      |
|                        |                                 |                    | T <sub>MIN</sub>                    | ±2   |      |     | V      |
| IOUT                   | Output Current                  |                    | 25°C, T <sub>MAX</sub>              | 50   | 70   |     | mA     |
|                        |                                 |                    | T <sub>MIN</sub>                    | 35   |      |     | mA     |
| V <sub>OUT</sub>       | Output Voltage Swing            | No Load            | 25°C, T <sub>MAX</sub>              | 3.2  | 3.5  |     | V      |
|                        |                                 |                    | T <sub>MIN</sub>                    | 3    |      |     | V      |

intersil

| PARAMETER         | DESCRIPTION                   | TEST CONDITIONS       | TEMP             | MIN | ТҮР  | MAX | UNITS |
|-------------------|-------------------------------|-----------------------|------------------|-----|------|-----|-------|
| V <sub>OUTL</sub> | Output Voltage Swing          | R <sub>L</sub> = 100Ω | 25°C             | 3.2 | 3.4  |     | V     |
| R <sub>OL</sub>   | Transimpedance                |                       | 25°C             | 250 | 1000 |     | V/mA  |
| ILOGIC            | Pin 8 Current @+5V            | EL2071                | All              |     | 500  | 750 | μA    |
| V <sub>DIS</sub>  | Minimum Pin 8<br>V to Disable | EL2071                | 25℃              | 4.3 |      |     |       |
|                   |                               |                       | T <sub>MIN</sub> | 4.0 |      |     | V     |
|                   |                               |                       | T <sub>MAX</sub> | 4.6 |      |     |       |
| V <sub>EN</sub>   | Maximum Pin 8<br>V to Enable  | EL2071                | All              |     |      | 0.7 | V     |
| I <sub>DIS</sub>  | Minimum Pin 8<br>I to Disable | EL2071                | All              | 750 |      |     | μA    |
| I <sub>EN</sub>   | Maximum Pin 8<br>I to Enable  | EL2071                | All              |     |      | 35  | μA    |

## **Open-Loop DC Electrical Specifications** $V_{S} = \pm 5V$ , $R_{L} = 100\Omega$ , unless otherwise specified (Continued)

NOTES:

- 1. Measured from  $T_{\mbox{MIN}}$  to  $T_{\mbox{MAX}}.$
- 2. PSRR is measured at V\_S = ±4.5V and V\_S = ±5.5V. Both supplies are changed simultaneously.
- 3. Supply current when disabled is measured at the negative supply.
- 4. Common-Mode Input Range for Rated Performance.

#### **Closed-Loop AC Electrical Specifications** $V_S = \pm 5V$ , $R_F = 1.5k\Omega$ , $A_V = +20$ , $R_L = 100\Omega$ unless otherwise specified

| PARAMETER                         | DESCRIPTION                                                      | TEST CONDITIONS | TEMP                                | MIN | ТҮР | MAX | UNITS |
|-----------------------------------|------------------------------------------------------------------|-----------------|-------------------------------------|-----|-----|-----|-------|
| FREQUENCY I                       | RESPONSE                                                         |                 |                                     |     | 1   | L   | I     |
| SSBW                              | -3dB Bandwidth<br>(V <sub>OUT</sub> < 2.0 V <sub>PP</sub> )      |                 | 25° C                               | 100 | 150 |     | MHz   |
|                                   |                                                                  |                 | T <sub>MIN</sub>                    | 100 |     |     | MHZ   |
|                                   |                                                                  |                 | T <sub>MAX</sub>                    | 70  |     |     | MHz   |
| LSBW                              | -3dB Bandwidth                                                   |                 | 25°C, T <sub>MIN</sub>              | 65  | 100 |     | MHz   |
|                                   | (V <sub>OUT</sub> < 5.0 V <sub>PP</sub> )                        |                 | T <sub>MAX</sub>                    | 55  |     |     | MHz   |
| GAIN FLATNE                       | SS                                                               |                 |                                     |     |     | 1   | I     |
| GFPL                              | PL Peaking<br>V <sub>OUT</sub> < 2.0 V <sub>PP</sub>             | < 25MHz         | 25° C                               |     | 0.0 | 0.1 | dB    |
|                                   |                                                                  |                 | T <sub>MIN</sub> , T <sub>MAX</sub> |     |     | 0.1 | dB    |
| GFPH                              | Peaking<br>V <sub>OUT</sub> < 2.0 V <sub>PP</sub>                | > 25MHz         | 25° C                               |     | 0.0 | 0.2 | dB    |
|                                   |                                                                  |                 | T <sub>MIN</sub> , T <sub>MAX</sub> |     |     | 0.2 | dB    |
| GFR                               | Rolloff<br>V <sub>OUT</sub> < 2.0 V <sub>PP</sub>                | < 50MHz         | 25° C                               |     | 0.2 | 1.0 | dB    |
|                                   |                                                                  |                 | T <sub>MIN</sub>                    |     |     | 1.0 | dB    |
|                                   |                                                                  |                 | T <sub>MAX</sub>                    |     |     | 1.3 | dB    |
| LPD                               | Linear Phase Deviation<br>V <sub>OUT</sub> < 2.0 V <sub>PP</sub> | < 50MHz         | 25°C, T <sub>MIN</sub>              |     | 0.2 | 1.0 | ٥     |
|                                   |                                                                  |                 | T <sub>MAX</sub>                    |     |     | 1.5 | ٥     |
| TIME-DOMAIN                       | RESPONSE                                                         |                 |                                     |     |     |     |       |
| t <sub>R1</sub> , t <sub>F1</sub> | Rise Time, Fall Time                                             | 2.0V Step       | 25°C, T <sub>MIN</sub>              |     | 2.5 | 3.5 | ns    |
|                                   |                                                                  |                 | T <sub>MAX</sub>                    |     |     | 5   | ns    |
| t <sub>R2</sub> , t <sub>F2</sub> | Rise Time, Fall Time                                             | 5.0V Step       | 25°C, T <sub>MIN</sub>              |     | 5   | 7   | ns    |
|                                   |                                                                  |                 | T <sub>MAX</sub>                    |     |     | 8   | ns    |
| ts                                | Settling Time to 0.1%                                            | 2.0V Step       | All                                 |     | 10  | 15  | ns    |

intersil

| PARAMETER        | DESCRIPTION                                                   | TEST CONDITIONS  | TEMP                                | MIN | TYP  | MAX  | UNITS     |
|------------------|---------------------------------------------------------------|------------------|-------------------------------------|-----|------|------|-----------|
| OS               | Overshoot                                                     | 2.0V Step        | All                                 |     | 0    | 10   | %         |
| SR               | Slew Rate                                                     |                  | 25°C, T <sub>MIN</sub>              | 800 | 1200 |      | V/µs      |
|                  |                                                               |                  | T <sub>MAX</sub>                    | 700 |      |      | V/µs      |
| DISTORTION       |                                                               | · · ·            |                                     |     |      |      |           |
| HD2              | 2nd Harmonic<br>Distortion @20MHz                             | 2V <sub>PP</sub> | 25° C                               |     | -45  | -35  | dBc       |
|                  |                                                               |                  | T <sub>MIN</sub> , T <sub>MAX</sub> |     |      | -35  | dBc       |
| HD3              | 3rd Harmonic<br>Distortion @20MHz                             | 2V <sub>PP</sub> | 25° C                               |     | -60  | -50  | dBc       |
|                  |                                                               |                  | T <sub>MIN</sub>                    |     |      | -50  | dBc       |
|                  |                                                               |                  | T <sub>MAX</sub>                    |     |      | -45  | dBc       |
| EQUIVALENT       | INPUT NOISE                                                   |                  |                                     |     |      |      |           |
| NF               | Noise Floor >100kHz                                           |                  | 25° C                               |     | -158 | -155 | dBm (1Hz) |
|                  |                                                               |                  | T <sub>MIN</sub>                    |     |      | -155 | dBm (1Hz) |
|                  |                                                               |                  | T <sub>MAX</sub>                    |     |      | -154 | dBm (1Hz) |
| INV              | Integrated Noise<br>100kHz to 200MHz                          |                  | 25° C                               |     | 35   | 50   | μV        |
|                  |                                                               |                  | T <sub>MIN</sub>                    |     |      | 50   | μV        |
|                  |                                                               |                  | T <sub>MAX</sub>                    |     |      | 55   | μV        |
| DISABLE/ENA      | BLE PERFORMANCE—EL2071                                        | c                |                                     |     |      |      |           |
| T <sub>OFF</sub> | V <sub>OUT</sub> = 2 V <sub>PP</sub><br>Disable Time to >40dB | 20MHz            | All                                 |     | 70   | 200  | ns        |
| T <sub>ON</sub>  | Enable Time                                                   |                  | All                                 |     | 40   | 100  | ns        |
| ISO              | Off Isolation                                                 | 20MHz            | All                                 | 50  | 55   |      | dB        |

# **Typical Performance Curves**



intersil

## Typical Performance Curves (Continued)





Pulse Response A<sub>V</sub> = +20







1 ns/div







intersil

## Typical Performance Curves (Continued)







intersil

#### Equivalent Circuit



#### **Burn-In Circuit**



ALL PACKAGES USE THE SAME SCHEMATIC.

## **Applications Information**

#### Theory of Operation

The EL2071/EL2171 have a unity gain buffer from the noninverting input to the inverting input. The error signal of the EL2071/EL2171 is a current flowing into (or out of) the inverting input. A very small change in current flowing through the inverting input will cause a large change in the output voltage. This current amplification is called the transimpedance (R<sub>OL</sub>) of the EL2071/EL2171 [V<sub>OUT</sub> = (R<sub>OL</sub>) \* (-I<sub>IN</sub>)]. Since R<sub>OL</sub> is very large, the current

8

flowing into the inverting input in the steady-state (nonslewing) condition is very small.

Therefore we can still use op-amp assumptions as a firstorder approximation for circuit analysis, namely that:

1. The voltage across the inputs is approximately 0V.

2. The current into the inputs is approximately 0mA.

#### **Resistor Value Selection and Optimization**

The value of the feedback resistor (and an internal capacitor) sets the AC dynamics of the EL2071/EL2171. The nominal value for the feedback resistor is  $1.5k\Omega$ , which is the value used for production testing. This value guarantees stability. For a given closed-loop gain the bandwidth may be increased by decreasing the feedback resistor and, conversely, the bandwidth may be decreased by increasing the feedback resistor.

Reducing the feedback resistor too much will result in overshoot and ringing, and eventually oscillations. Increasing the feedback resistor results in a lower -3dB frequency. Attenuation at high frequency is limited by a zero in the closed-loop transfer function which results from stray capacitance between the inverting input and ground. Consequently, it is very important to keep stray capacitance to a minimum at the inverting input.

intersil

#### **Capacitive Feedback**

The EL2071/EL2171 rely on their feedback resistor for proper compensation. A reduction of the impedance of the feedback element results in less stability, eventually resulting in oscillation. Therefore, circuit implementations which have capacitive feedback should not be used because of the capacitor's impedance reduction with frequency. Similarly, oscillations can occur when using the technique of placing a capacitor in parallel with the feedback resistor to compensate for shunt capacitances from the inverting input to ground.

## Printed Circuit Layout

As with any high frequency device, good PCB layout is necessary for optimum performance. Ground plane construction is a requirement, as is good power-supply bypassing close to the package. The inverting input is sensitive to stray capacitance, therefore connections at the inverting input should be minimal, close to the package, and constructed with as little coupling to the ground plane as possible.

Capacitance at the output node will reduce stability, eventually resulting in peaking, and finally oscillation if the capacitance is large enough. The design of the EL2071/EL2171 allow a larger capacitive load than comparable products, yet there are occasions when a series resistor before the capacitance may be needed. Please refer to the graphs to determine the proper resistor value needed.

## Disable/Enable Operation for EL2071

The EL2071 has a disable/enable control input at pin 8. The device is enabled and operates normally when pin 8 is left open or returned to ground. When the voltage at pin 8 is brought to within 0.4V of pin 7 ( $V_S$ +), the EL2071 is disabled. The output becomes a high impedance, the inverting input is no longer driven to the positive input voltage, and the supply current is reduced to less than 2.2.mA. There are internal resistors which limit the current at pin 8 to a safe level (~ ±500µA) if pin 8 is shorted to either supply.

Typically, analog and digital circuits should have separate power supplies. This usually leads to slight differences between the power supply voltages. The EL2071's disable feature is dependent on the voltage at pins 8 and 7. Therefore, to operate the disable feature of the EL2071 dependably over temperature, it is recommended that the logic circuitry which drives pin 8 of the EL2071 operate from the same +5V supply as the EL2071 to avoid voltage differences between the digital and analog power supplies. Since V<sub>DIS</sub> is temperature dependent, it is recommended that 5V CMOS logic (with a V<sub>OH</sub> > 4.6V sourcing > 750 $\mu$ A over temperature) be used to drive the disable pin of the EL2071.

When disabled, (as well as in enabled mode), care must be taken to prevent a differential voltage between the + and - inputs greater than 5.0V. For example, in the figure below,

9

the EL2071 is connected in a gain of +7 configuration and is disabled while the analog bus is driven externally to +5V. Pin 2 is consequently at +0.71V, and if V<sub>IN</sub> is driven to -5V, then 5.71V appears between pins 3 and 2. Internally, this voltage appears across a forward biased V<sub>BE</sub> in series with a reverse biased V<sub>BE</sub> and is past the threshold for zenering the reverse biased V<sub>BE</sub>. In a typical application, a 50 $\Omega$  or 75 $\Omega$  terminating resistor from pin 3 to ground will prevent pin 3 from approaching -5V.



#### Using the EL2071 as a Multiplexer

An interesting use of the enable feature is to combine several amplifiers in parallel with their outputs in common. This combination then acts similar to a MUX in front of an amplifier. A typical circuit is shown. The series resistance at each output helps to further increase isolation between amplifiers.

When the EL2071 is disabled, the DC output impedance is  $> 100 k\Omega$  in parallel with 2pF capacitance.

To operate properly, the decoder that is used must have a  $V_{OH} > (V_S+) - 0.4V$  with  $I_{OH} = 750\mu$ A, and should be connected to the same power supply as the EL2071.



intersil

#### EL2071 Macromodel

- \* Revision A. March 1992
- \* Enhancements include PSRR, CMRR, and Slew Rate Limiting

```
* Connections: +input
                   -input
                      +Vsupply
                   L
                          -Vsupply
                      Т
                          output
                   4
.subckt M2071 3
                  2
                      7
                             6
* Input Stage
e1 10 0 3 0 1.0
vis 10 9 0V
h2 9 12 vxx 1.0
r1 2 11 2
l1 11 12 1nH
iinp 3 0 10µA
iinm 2 0 10µA
* Slew Rate Limiting
*h1 13 0 vis 1K
h1 13 0 vis 600
r2 13 14 100
d1 14 0 dclamp
d2 0 14 dclamp
* High Frequency Pole
*e2 30 0 14 0 0.00166666666
e2 30 0 14 0 0.001
13 30 17 1.0µH
c5 17 0 0.1pF
r5 17 0 500
* Transimpedance Stage
g1 0 18 17 0 1.0
rol 18 0 1Meg
cdp 18 0 0.88pF
* Output Stage
q1 4 18 19 qp
q2 7 18 20 qn
q3 7 19 21 qn
q4 4 20 22 qp
r7 21 6 2
r8 22 6 2
ios1 7 19 2.5mA
ios2 20 4 2.5mA
* Supply Current
ips 7 4 9mA
```

\* Error Terms

#### EL2071 Macromodel (Continued)

#### \* Models

.model qn npn (is=5e-15 bf=500 tf=0.05nS) .model qp pnp (is=5e-15 bf=500 tf=0.05nS) .model dclamp d(is=1e-30 ibv=1pA bv=3.5 n=4) .ends



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

