TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# T C 9 1 8 4 A P

### HIGH PERFORMANCE ELECTRONIC TONE CONTROL

TC9184AP is electronic tone control ICs developed for audio equipment. These ICs can control bass and treble with serial data externally.

#### FEATURES

- Allows 13-step variable control 12~0~ 12dB by 2dB step.
- Bass and treble of 2 channels are built in.
- Being in CMOS structure, wide dynamic ranges and low distortion rate are obtained.
- A dual power supply of (+) and (-) is applicable, and then the serial input data operates in a logic level of 0 to 5V, so the interface with a micro computer is easily available.
- Package type. TC9184AP DIP-16pin

#### **PIN CONNECTION**





961001EBA1

TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook.
The products described in this document are subject to foreign exchange and foreign trade control laws.

The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice.

### **TOSHIBA**

#### **BLOCK DIAGRAM** TC9184AP



## TOSHIBA

#### **PIN FUNCTION**

| PIN No.       | SYMBOL                             | FUNCTION DESCRIPTION                                                                                                                                                                                                                            | REMARKS                       |  |
|---------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--|
| 1<br>16       | V <sub>SS</sub><br>V <sub>DD</sub> | Power supply voltage terminals (Analog section)                                                                                                                                                                                                 | _                             |  |
| 2 / 15        | BASS +                             | Volume terminal                                                                                                                                                                                                                                 |                               |  |
| 3 / 14        | BASS –                             |                                                                                                                                                                                                                                                 |                               |  |
| 5 / 12        | TREBLE -                           | BASS – O<br>COM O                                                                                                                                                                                                                               | -                             |  |
| 6/11          | TREBLE +                           |                                                                                                                                                                                                                                                 |                               |  |
| 4 / 13<br>(—) | СОМ                                | TREBLE + O                                                                                                                                                                                                                                      |                               |  |
| 7             | GND                                | GND terminal (Digital section)                                                                                                                                                                                                                  | —                             |  |
| 8             | ск                                 | Clock input terminal.<br>Clock input for receiving data from DATA terminal.                                                                                                                                                                     |                               |  |
| 9             | DATA                               | Data input terminal.<br>Input 20bit tone control data by synchronizing to the rise of<br>CK signals.                                                                                                                                            | • CMOS input<br>• Level shift |  |
| 10            | STB                                | Strobe input terminal.<br>The tone control data received from DATA and CK terminals<br>are transferred into IC by turning this terminal to "H" level.<br>Previous data are kept stored so long as "H" level is not<br>applied to this terminal. | circuit is<br>built in.       |  |

#### **DESCRIPTION ON OPERATION**

1. Setting of tone control position

The tone control position can optionally be set by inputting specified data to DATA, CK, and STB terminals.

Input data are composed of 20 bits in the following manner :

• Serial data format



- The 4th to the 16th DATA are tone control data and can be used for setting in 13 steps for the range of  $12\sim0\sim -12$  dB.
- The 1st and the 2nd DATA are for selecting data of BASS VOLUME/TREBLE VOLUME. When B = 1, BASS VOLUME is set, T = 1, TREBLE VOLUME, and B = T = 1, BASS + TREBLE VOLUME.
- Two channels of BASS/TREBLE VOLUME and change simultaneously.

(Note) The two channels of each BASS/TREBLE VOLUME can not be set independently.

• The received data are transffered into each volume synchronously to the rise of STB signals.



2. Input to DATA, CK, and STB

Although TC9184AP is usually used in a dual power supply of (+) and (-), DATA CK, and STB terminals are operated only by the single power supply of (+) by means of a built-in level shift circuit.

Furthermore, the threshold level of the input to these three terminals is designed to low, they can be operated at a logical level of 5V.



Input data to DATA, CK, and STB in the following timing.



- DATA signals are read at the rise of CK.
- The input data are latched inside at the rise of STB and change the volume values.

3. Power supply and correlations

Although TC9184P is usually used in dual power supply, they can be operated even in a single power supply, where it should be noted that when  $V_{DD}-GND>9.0V$ , the threshold input voltage level ( $V_{IH}/V_{IL}$ ) at DATA, CK, and STB terminals becomes as follows :

 $\begin{array}{ll} V_{IH} & \geqq V_{DD} \times 0.5 \ (V) \\ V_{IL} & \leqq V_{DD} \times 0.1 \ (V) \end{array} \right\} \begin{array}{l} 18V \geqq V_{DD} - GND > 9V \\ GND = V_{SS} = 0V \end{array}$ 

• Use of dual power supply



• Use of single power supply





#### 4. Variable resistance

The tone control volume consists of diffused resistors and analog switches. Two sets of BASS/TREBLE VOLUME, in total four volumes, are built-in.

**BASS Volume** 



TREBLE Volume



#### **MAXIMUM RATINGS** (Ta = 25°C)

| CHARACTERISTIC                      | SYMBOL                           | RATING                           | UNIT |
|-------------------------------------|----------------------------------|----------------------------------|------|
| Power Supply Voltage (1)            | V <sub>DD</sub> -V <sub>SS</sub> | -0.3~36                          | V    |
| Power Supply Voltage (2)            | V <sub>DD</sub> -GND             | - 0.3~20                         | V    |
| GND Block Input Voltage             | V <sub>IN</sub> (1)              | -0.3~V <sub>DD</sub> +0.3        | V    |
| V <sub>SS</sub> Block Input Voltage | V <sub>IN</sub> (2)              | $V_{SS} - 0.3 \sim V_{DD} + 0.3$ | V    |
| Power Dissipation                   | PD                               | 300                              | mW   |
| Operating Temperature               | T <sub>opr</sub>                 | - 40~85                          | °C   |
| Storage Temperature                 | T <sub>stg</sub>                 | - 65~150                         | °C   |

### **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $V_{DD} = 15V$ , $V_{SS} = -15V$ , $Ta = 25^{\circ}C$ )

| CHARACTERISTIC                  |           | SYMBOL                            | TEST<br>CIR-<br>CUIT | TEST CONDITION                                                               | MIN.  | TYP.  | MAX.            | UNIT             |
|---------------------------------|-----------|-----------------------------------|----------------------|------------------------------------------------------------------------------|-------|-------|-----------------|------------------|
| Operating Supply<br>Voltage (1) |           | V <sub>DD</sub> – V <sub>SS</sub> | _                    | —                                                                            | 12    | ~     | 34              | V                |
| Operating Supply<br>Voltage (2) |           | V <sub>DD</sub> – GND             | _                    | _                                                                            | 6.0   | ~     | 18              | V                |
| Operating Supply<br>Current     |           | IDD                               | 1                    | No input, No load                                                            | -     | 0.5   | 1.0             | mA               |
| Input                           | "H" Level | VIH                               |                      | CK, DATA, STB                                                                | 4.0   | _     | V <sub>DD</sub> | v                |
| Voltage                         | "L" Level | VIL                               | _                    | V <sub>DD</sub> = 6.0~18V                                                    | GND   | _     | 1.0             | v                |
| Input                           | "H" Level | Ιн                                |                      | CK, DATA V <sub>IH</sub> = V <sub>DD</sub>                                   | - 1.0 |       | 1.0             | . ^              |
| Current                         | "L" Level | ΪĮĽ                               | _                    | STB V <sub>IL</sub> = 0V                                                     | - 1.0 | —     | 1.0             | μA               |
| Volume Resistance               |           | R                                 | _                    | _                                                                            | 70    | 100   | 130             | kΩ               |
| Relative Resistance<br>Error    |           | ⊿R                                | _                    | -                                                                            | - 5.0 | _     | 5.0             | %                |
| Max. Input Amplitude            |           | VIN                               | _                    | _                                                                            |       | —     | 10              | V <sub>rms</sub> |
| Max. Clock Frequency            |           | <sup>f</sup> cк                   | _                    | _                                                                            |       | —     | 500             | kHz              |
| Min. Clock Pitch                |           | тск                               | _                    |                                                                              | 2.0   | _     | _               | μs               |
| Total Harmonic<br>Distortion    |           | THD                               | 1                    | STEP = 12dB, f <sub>IN</sub> = 1kHz<br>V <sub>IN</sub> = 1.0V <sub>p-p</sub> | _     | 0.005 | 0.01            | %                |

#### **TEST CIRCUIT**



APPLICATION CIRCUIT (Dual power supply)



OP AMP : TA75558P, TA75559P or equivalent

APPLICATION CIRCUIT (Single power supply)



OP AMP : TA75558P, TA75559P or equivalent Vz (Zener voltage) = 1/2 V\_{DD}

#### OUTLINE DRAWING DIP16-P-300-2.54A

Unit : mm



Weight : 1.00g (Typ.)