# SC1205H High Speed Synchronous Power MOSFET Driver ### **POWER MANAGEMENT** **PRELIMINARY** ### Description The SC1205H is a cost effective, **High Drive Voltage**, Dual MOSFET Driver designed for switching High and Low side Power MOSFETs. Each driver is capable of Ultrafast rise/fall times as well as a 20ns max propagation delay from input transition to the gate of the power FET's. An internal Overlap Protection circuit prevents shootthrough from Vin to GND in the main and synchronous MOSFETs. The Adaptive Overlap Protection circuit ensures the Bottom FET does not turn on until the Top FET source has reached a voltage low enough to prevent cross-conduction. Higher gate voltage drive capability of 8V (top and bottom) optimally reduces Rds\_on of power MOSFETs without excessive driver and FET switching losses. The high current drive capability (5A peak) allows fast switching, thus reducing switching losses at high (up to 1MHz) frequencies without causing thermal stress on the driver. The high voltage CMOS process allows operation from 5-18 Volts at top MOSFET drain, thus making SC1205H suitable for battery powered applications. Connecting Enable pin (EN) to logic low shuts down both drives and reduces operating current to less than $10\mu A$ . An under-voltage-lock-out and overtemperature shutdown feature is included to guarantee proper and safe operation. The SC1205H is offered in a standard SO-8 package. ### **Features** - Higher efficiency (>90%) - Fast rise and fall times (15ns typical with 3000pf load) - Higher gate drive voltage (8V) for optimum MOSFET RDS\_ON at minimum switching loss - Ultra-low (<20ns) propagation delay (BG going low)</li> - **♦** 5 Amp peak drive current - Adaptive non-overlapping gate drives provide shoot-through protection - Floating top drive switches up to 18V - ◆ Under-voltage lock-out - Over-temperature shutdown - ◆ Less than 10µA supply current when EN is low - Low cost ### **Applications** - ◆ Intel Pentium<sup>™</sup> power supplies - ◆ AMD Athlon<sup>™</sup> and K8<sup>™</sup> power supplies - ♦ High efficiency portable and notebook computers - Battery powered applications - High frequency (to 1.0 MHz) operation allows use of small inductors and low cost caps in place of electrolytics ### Typical Application Circuit ## **PRELIMINARY** ## Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Conditions | Maximum | Units | |----------------------------------------|----------------------------|----------------------------------------------------------|--------------|-------| | V <sub>cc</sub> Supply Voltage | V <sub>IMAXSW</sub> | | 11 | V | | BST to PGND | VMAX <sub>BST-PGND</sub> | | 30 | V | | BST to DRN | VMAX <sub>BST-DRN</sub> | | 11 | V | | DRN to PGND | VMAX <sub>DRN-PGN</sub> | | -2 to 25 | V | | DRN to PGND Pulse | VMAX <sub>PULSE</sub> | t <sub>PULSE</sub> < 100ns | -5 to 25 | V | | | | t <sub>PULSE</sub> < 20ns | -10 to 25 | | | EN to PGND | VMAX <sub>OVP S-PGND</sub> | | 12 | V | | Input Pin | СО | | -0.3 to 12 | V | | Continuous Power Dissipation | P <sub>D</sub> | Tamb = 25°C, $T_J$ = 125°C<br>Tcase = 25°C, $T_J$ =125°C | 0.66<br>2.56 | W | | Thermal Resistance Junction to Case | $\theta_{JC}$ | | 40 | °C/W | | Thermal Resistance Junction to Ambient | $\theta_{JA}$ | | 150 | °C/W | | Operating Temperature Range | T <sub>J</sub> | | 0 to +125 | °C | | Storage Temperature Range | T <sub>STG</sub> | | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | | 300 | °C | #### Note: (1) Specification refers to application circuit in Figure 1. ## **Electrical Characteristics** Unless specified: -0 < $\theta_{\rm J}$ < 125°C; $V_{\rm CC}$ = 5V; 4V $\leq V_{\rm BST} \leq$ 26V | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | | | |------------------------------|-----------------------|-------------------------|-----|------|------|-------|--|--|--| | Power Supply | | | | | | | | | | | Supply Voltage | V <sub>cc</sub> | V <sub>cc</sub> | 4.2 | 5 | 9.0 | V | | | | | Quiescent Current, Operating | lq_op | $V_{CC} = 5V, C_O = OV$ | | 1 | | mA | | | | | Quiescent Current | lq_stby | EN = OV | | | 10 | μA | | | | | Under Voltage Lockout | Under Voltage Lockout | | | | | | | | | | Start Threshold | V <sub>START</sub> | | 4.2 | 4.4 | 4.75 | V | | | | | Hysteresis | Vhys | | | 0.05 | | V | | | | # **PRELIMINARY** ## Electrical Characteristics (Cont.) Unless specified: -0 < $\theta_{\rm J}$ < 125°C; $V_{\rm CC}$ = 5V; 4V $\leq V_{\rm BST} \leq$ 26V | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-----------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-------| | со | | | | | ' | | | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | | | V | | High Level Input Voltage | V <sub>IH</sub> | V <sub>cc</sub> = 9V | 2.65 | | | V | | Low Level Input Voltage | V <sub>L</sub> | | | | 0.8 | V | | EN | | | | | | | | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | | | V | | High Level Input Voltage | V <sub>IH</sub> | V <sub>cc</sub> = 9V | 2.2 | | | V | | Low Level Input Voltage | V <sub>L</sub> | | | | 0.8 | V | | Thermal Shutdown | | | | | | | | Over Temperature Trip Point | T <sub>OTP</sub> | | | 165 | | °C | | Hysteresis | T <sub>HYST</sub> | | | 10 | | °C | | High Side Driver | | | | | | | | Peak Output Current | l <sub>PKH</sub> | | | 3 | | Α | | Output Resistance | Rsrc <sub>TG</sub> | duty cycle < 2%, tpw < 100 $\mu$ s,<br>$T_J = 125$ °C, $V_{BST} - V_{DRN} = 4.5$ V,<br>$V_{TG} = 4.0$ V (src) + $V_{DRN}$ | | 1 | | Ω | | | Rsink <sub>TG</sub> | or $V_{TG}^{TG} = 0.05V (sink) + V_{DRN}$ | | .7 | | | | Low-Side Driver | | | | | | | | Peak Output Current | l <sub>PKL</sub> | | | 3 | | Α | | Output Resistance | Rsrc <sub>BG</sub> | duty cycle < 2%, tpw < 100 $\mu$ s,<br>$T_A = 25$ °C, | | 1.2 | | Ω | | | Rsink <sub>BG</sub> | $V_{V S} = 4.6V, V_{BG} = 4V (src),$<br>or $V_{LOWDR} = 0.5V (sink)$ | | 1.0 | | Ω | # **AC Operating Specifications** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------------|--------------------|---------------------------------------|-----|-----|-----|-------| | High Side Driver | | | | | | | | Rise Time | tr <sub>TG1</sub> | $CI = 3nF$ , $V_{BST} - V_{DRN} = 8V$ | | 14 | | ns | | Fall Time | tf <sub>TG</sub> | $CI = 3nF$ , $V_{BST} - V_{DRN} = 8V$ | | 12 | | ns | | Propagation Delay Time,<br>TG Going High | tpdh <sub>TG</sub> | $CI = 3nF, V_{BST} - V_{DRN} = 8V$ | | 20 | | ns | | Propagation Delay Time,<br>TG Going Low | tpdl <sub>TG</sub> | $CI = 3nF$ , $V_{BST} - V_{DRN} = 8V$ | | 15 | | ns | # **PRELIMINARY** # AC Operating Specifications (Cont.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-----------------------------------------|----------------------|----------------------------|-----|-----|-----|-------| | Low-Side Driver | | | • | | | | | Rise Time | tr <sub>BG</sub> | $CI = 3nF$ , $V_{VS} = 8V$ | | 15 | | ns | | Fall Time | tr <sub>BG</sub> | $CI = 3nF$ , $V_{VS} = 8V$ | | 13 | | ns | | Propagation Delay Time<br>BG Going High | tpdh <sub>BGHI</sub> | $CI = 3nF$ , $V_{VS} = 8V$ | | 12 | | ns | | Propagation Delay Time<br>BG Going Low | tpdl <sub>BGHI</sub> | $CI = 3nF$ , $V_{VS} = 8V$ | | 7 | | ns | | Under-Voltage Lockout | | | • | | | | | V_5 ramping up | tpdh <sub>UVLO</sub> | EN is High | | | 10 | μs | | V_5 ramping down | tpdL <sub>UVLO</sub> | EN is High | | | 10 | μs | #### Note: (1) This device is ESD sensitive. Use of standard ESD handling precautions is required. # Timing Diagrams # POWER MANAGEMENT PRELIMINARY # Pin Configuration # Ordering Information | Device (1) | Package | Temp Range (T <sub>J</sub> ) | |------------|---------|------------------------------| | SC1205HSTR | SO-8 | 0° to 125°C | #### Note: (1) Only available in tape and reel packaging. A reel contains 2500 devices. # Pin Descriptions | Pin # | Pin Name | Pin Function | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DRN | This pin connects to the junction of the switching and synchronous MOSFETs. This pin can be subjected to a -2V minimum relative to PGND without effecting operation. | | 2 | TG | Output gate drive for the switching (high-side) MOSFET. | | 3 | BST | Bootstrap pin. A capacitor is connected between BST and DRN pins to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically between 0.1µF and 1µF (ceramic). | | 4 | СО | TTL-level input signal to the MOSFET drivers. | | 5 | EN | When high, this pin enables the internal circuitry of the device. When low, TG and BG are forced low and the supply current (5V) is less than 10µA. | | 6 | VS | 5V-9.0V supply. A .22-1µF ceramic capacitor should be connected from 5V to PGND very close to this pin. | | 7 | BG | Output drive for the synchronous (bottom) MOSFET. | | 8 | PGND | Ground. Keep this pin close to the synchronous MOSFETs source. | #### Note: (1) All logic level inputs and outputs are open collector TTL compatible. **PRELIMINARY** # Block Diagram ### **Applications Information** #### **Theory of Operation** SC1205H is the higher gate drive voltage version of it predecessor, the SC1205. It is designed for optimum enhancement of Low Rds\_On power MOSFET's with ultra-low rise/fall times and propagation delays. Higher MOSFET enhancement has been made possible by optimally increasing the gate drive voltage while maintaining low switching losses at minimum RDS\_ON. The SC1205H is designed for a gate drive voltage of 8V, without compromising features that allow fast switching and low propagation delays. #### **Fast Switching Drives** As the switching frequency of PWM controllers is increased to reduce power supply volume and cost, fast rise and fall times are necessary to minimize switching losses (TOP MOSFET) and reduce dead-time (BOTTOM MOSFET) losses. While low Rds\_On MOSFET's present a power saving in I²R losses, the MOSFETs die area is larger and the effective input capacitance of the MOSFET is increased. Often a 50% decrease in Rds\_On doubles the effective input gate charge, which must be supplied by the driver. The Rds\_On power savings can be offset by the switching and dead-time losses with a suboptimum driver. While discrete solution can achieve reasonable drive capability, implementing shoot-through, programmable delay and other housekeeping functions necessary for safe operation can become cumbersome and costly. The SC1205H presents a total solution for the high-speed, high power density applications. Wide input supply range of 4.5V-18V allows use in battery powered applications, new high voltage, distributed power servers. #### **Shoot Through Protection** The control input (CO) to the SC1205H is typically supplied by a PWM controller that regulates the power supply output. (See Application Evaluation Schematic, Figure 6). The timing diagram demonstrates the sequence of events by which the top and bottom drive signals are applied. The shoot-through protection is implemented by holding the bottom FET off until the voltage at the phase node (intersection of top FET source, the output inductor and the bottom FET drain) has dropped below 1V. This assures that the top FET has turned off and that a direct current path does not exist between the input supply and ground, a shoot-through condition during which both the top and bottom FET's could be on momentarily. The top FET is also prevented from turning on until the bottom FET is off. This time is internally set to 20ns (typical). The EN (enable) pin may be used to turn both TG and BG drives off. This would allow lower power operation by reducing the quiescent current draw of the SC1205H to less than $10\mu A$ . ### **PRELIMINARY** ## Applications Information (Cont.) #### LAYOUT GUIDELINES As with any high speed , high current, switching regulator circuit, proper layout is critical in achieving optimum performance of the SC1205H. The Evaluation board schematic (Refer to figure 6) shows a two-phase synchronous design with all surface mountable components. Tight placement and short, wide traces must be used in layout of The gate drives, DRN, and especially PGND pin. The top gate driver supply voltage is provided by bootstrapping the boost supply and adding it to the phase node (DRN) voltage. Since the bootstrap capacitor supplies the charge to the top gate, it must be less than .5" away from the SC1205H. Ceramic X7R capacitors are a good choice for supply bypassing near the chip. #### **Supply Voltage** The Vcc supply must be derived from a voltage that does not vary significantly with output load. This is especially true if the MOSFET drain voltage is a +5V supply bus and the Vcc of the SC1205H is connected to +5V. As the load increases, or during sudden load transients, the 5V supply dips significantly due to trace resistance and inductance. If the Vcc of the SC1205H is derived from the end of this +5V bus, the drop in the +5V can cause the Vcc to fall lower than the required under voltage lock-out threshold of the SC1205H and cause intermittent drive shutdown. To avoid this occurrence, connect the Vcc of the SC1205H to the beginning point of the +5V bus with a separate trace, directly to the input connector. The Vcc pin bypass capacitor must also be less than .5" away from the SC1205H. The ground node of this capacitor, the SC1205H PGND pin and the Source of the bottom FET must be very close to each other, preferably with common PCB copper land with multiple vias to the ground plane (if used). The parallel Schottky (if used) must be physically next to the Bottom FET's drain and source pins. Any trace or lead inductance in these connections will drive current way from the Schottky and allow it to flow through the FET's Body diode, thus reducing efficiency. #### **Preventing Inadvertent Bottom FET Turn-on** At high input voltages, (12V and greater) a fast turn-on of the top FET creates a positive going spike on the Bottom FET's gate through the Miller capacitance, Crss of the bottom FET. The voltage appearing on the gate due to this spike is: $$V_{SPIKE} = \frac{Vin * crss}{(Crss + ciss)}$$ Where Ciss is the input gate capacitance of the bottom FET. This is assuming that the impedance of the drive path is too high compared to the instantaneous impedance of the capacitors. (since dV/dT and thus the effective frequency is very high). If the BG pin of the SC1205H is very close to the bottom FET, Vspike will be reduced depending on trace inductance, rate of rise of current, etc. While not shown in Figure 6, a capacitor may be added from the gate of the Bottom FET to its source, preferably less than .5" away. This capacitor will be added to Ciss in the above equation to reduce the effective spike voltage. The bottom MOSFET must be selected with attention paid to the Crss/Ciss ratio. A low ratio reduces the Miller feedback and thus reduces Vspike. Also MOSFETs with higher Turn-on threshold voltages will conduct at a higher voltage and will not turn on during the spike. The MOSFET shown in the schematic (Figure 6) has a 2 volt threshold and will require approximately 4.5 volts Vgs to be conducting, thus reducing the possibility of shoot-through. A zero ohm bottom FET gate resistor will obviously help keeping the gate voltage low during off time. Ultimately, slowing down the top FET by adding gate resistance will reduce di/dt which will in turn make the effective impedance of the capacitors higher, thus allowing the BG driver to hold the bottom gate voltage low. It does this at the expense of increased switching times (and switching losses) for the top FET. ### **PRELIMINARY** ## Applications Information (Cont.) The top MOSFET source must be close to the bottom MOSFET drain to prevent ringing and the possibility of the phase node going negative. This frequency is determined by: Fring = $$\frac{1}{(2\Pi * Sqrt (L_{st} * Coss))}$$ #### -Where: $L_{\rm st}$ = The effective stray inductance of the top FET added to trace inductance of the connection between top FET's source and the bottom FET's drain added to the trace resistance of the bottom FET's ground connection. Coss = Drain to source capacitance of bottom FET. If there is a Schottky used, the capacitance of the Schottky is added to this value. Although this ringing does not pose any power losses due to a fairly high Q, it could cause the phase node to go too far negative, thus causing improper operation, double pulsing or at worst driver damage. On the SC1205H, the drain node, DRN, can go as far as 2V below ground without affecting operation or sustaining damage. The ringing is also an EMI nuisance due to its high resonant frequency. Adding a capacitor, typically 1000-2000pf, in parallel with Coss of the bottom FET can often eliminate the EMI issue. #### **Prevent Driver Overvoltage** The negative voltage spikes on the phase node adds to the bootstrap capacitor voltage, thus increasing the voltage between VBST - VDRN. This is of special importance if higher boost voltages are used. If the phase node negative spikes are too large, the voltage on the boost capacitor could exceed device's absolute maximum rating of 12V. To eliminate the effect of the ringing on the boost capacitor voltage, place a 4.7 - 10 Ohm resistor between boost Schottky diode and Vcc to filter the negative spikes on DRN Pin. Alternately, a Silicon diode, such as the commonly available 1N4148 can substitute for the Schottky diode and eliminate the need for the series resistor. Proper layout will guarantee minimum ringing and eliminate the need for external components. Use of SO-8 or other surface mount MOSFETs while increasing thermal resistance, will reduce lead inductance as well as radiated EMI. #### **Over Temperature Shutdown** The SC1205H will shutdown by pulling both driver if its junction temperature, T<sub>i</sub>, exceeds 165°C. **PRELIMINARY** ## Typical Performance Plots Figure 1: Rise and fall time and propagation delay of SC1205H SC1205H Rise Time and Fall Time Vin = 5V Vcc/Vbst = 8V I out = 20A Chan. 1 = CO pin Chan. 2 = Top gate Chan. 3 = Phase node Chan. 4 = Bottom gate See Schematic, Figure 6 Figure 2: Rise and fall time and propagation delay of SC1205H SC1205H Rise Time and Fall Time Vin = 5V Vcc/Vbst = 8V I out = 20A Chan. 1 = CO pin Chan. 2 = Top gate Chan. 3 = Phase node Chan. 4 = Bottom gate, Propagation delay between CO pin and Bottom Gate = 14ns See Schematic, Figure 6 **PRELIMINARY** Figure 3: Rise and fall time and propagation delay of SC1205H, driving two top and two bottom FETs, All FETS, FDB7030BL Rise and fall time of gate drives of the SC1205H with VCC = VBST = +8V. Ch1:Top gate drive, Ch2:Bottom Gate drive Note that these rise and fall times are achieved while driving 2X FDB7030BL MOSFETs on top and 2X FDB7030BL on the bottom (synchronous). Vin = 5V Vcc = Vbst = 8V lout = 20A/phase All gate drive resistors are set to zero for this test. **PRELIMINARY** Figure 4: SC1205H driving a 3nF capacitive load. $V_{cc} = V_{BOOST} = 8V$ . Figure 5: SC1205H driving a 3nF capacitive load. $V_{cc} = V_{BOOST} = 8V$ . # **PRELIMINARY** # Evaluation Board Schematic - SC1205H ## **PRELIMINARY** ## Outline Drawing - SO-8 ## Land Pattern - SO-8 | | | IMEN: | SIONS | | | |----------|--------|-------|-------|------|------| | DIM | INCHES | | М | NOTE | | | ייואווטן | MIN | MAX | MIN | MAX | NOIL | | С | _ | .19 | _ | 5.00 | _ | | D | _ | .15 | _ | 3.81 | _ | | Ε | _ | .05 | ı | 1.27 | _ | | G | .10 | .11 | | 2.80 | - | | Χ | .02 | .03 | .60 | .80 | _ | | Y | _ | .09 | _ | 2.40 | _ | | Ζ | _ | .29 | 7.20 | 7.40 | _ | - GRID PLACEMENT COURTYARD IS 12x16 ELEMENTS (6 mm X 8mm) IN ACCORDANCE WITH THE INTERNATIONAL GRID DETAILED IN IEC PUBLICATION 97. - CONTROLLING DIMENSION: MILLIMETERS ### **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804