

Hi-performance Regulator IC Series for PCs

# **FET Integrated Switching Regulator for DDR-SDRAM Cores**

**BD95514MUV** No.09030EBT16

#### Description

BD95514MUV is a switching regulator capable of supplying high current output (up to 4A) at low output voltages (0.7V~5.0V) over a broad range of input voltages (4.5V~28V). The regulator features an internal N-MOSFET power transistor for high efficiency and low space consumption, while incorporating ROHM's proprietary H<sup>3</sup>Reg<sup>TM</sup> control mode technology, yielding the industry's fastest transient response time against load changes. SLLM (Simple Light Load Mode) technology is also integrated to improve efficiency when powering lighter loads, as well as soft start, variable frequency, short-circuit protection with timer latch, over-voltage protection, and REF tracking functions. This regulator is suited for PC applications.

#### Features

- 1) I Internal low ON-resistance power N-MOSFET (typ:120mΩ)
- 2) I Internal 5V linear voltage regulator (100mA)
   3) Integrated H<sup>3</sup>Reg<sup>TM</sup> DC/DC converter controller
- 4) Selectable Simple Light Load Mode (SLLM), Quiet Light Load Mode (QLLM) and forced continuous mode
- 5) Built-in thermal shutdown, low input, current overload, output over- and under-voltage protection circuitry
- 6) Soft start function to minimize rush current during startup
- Adjustable switching frequency (f = 200 kHz ~ 1000 kHz: It changes depending on the setup condition.)
- 8) Built-in output discharge function
- 9) VQFN032V5050 power package
- 10) Tracking function
- 11) Internal bootstrap diode

### Applications

Mobile PCs, desktop PCs, LCD-TV, digital household electronics

● Absolute Maximum Ratings (Ta=25°C)

| Parameter                   | Symbol     | Value            | Unit |
|-----------------------------|------------|------------------|------|
| Input Voltage 1             | VCC        | 7 *1             | V    |
| Input Voltage 2             | VDD        | 7 *1             | V    |
| Input Voltage 3             | AVIN       | 30 *1            |      |
| Input Voltage 4             | VIN        | 30 <sup>*1</sup> | V    |
| External VCC Voltage        | EXTVCC     | 7 *1             | V    |
| BOOT Voltage                | BOOT       | 35               | V    |
| BOOT-SW Voltage             | BOOT-SW    | 7 *1             | V    |
| Output Feedback Voltage     | FB         | VCC              | V    |
| SS/FS/MODE Voltage          | SS/FS/MODE | VCC              | V    |
| VREG Voltage                | VREG       | VCC              | V    |
| EN/CTL Input Voltage        | EN/CTL     | 7 *1             | V    |
| PGOOD Voltage               | PGOOD      | 7 *1             | V    |
| Output Current (Average)    | Isw        | 4 *1             | Α    |
| Power Dissipation 1         | Pd1        | 0.38*2           | W    |
| Power Dissipation 2         | Pd2        | 0.88*3*6         | W    |
| Power Dissipation 3         | Pd3        | 2.06*4*6         | W    |
| Power Dissipation 4         | Pd4        | 4.56*5*6         | W    |
| Operating Temperature Range | Topr       | -10~+100         | °C   |
| Storage Temperature Range   | Tstg       | -55~+150         | °C   |
| Junction Temperature        | Tjmax      | +150             | °C   |

<sup>\*1</sup> Do not exceed Pd.

● Operating Conditions (Ta=25°C)

| Parameter            | Symbol  | Symbol Min Max |     | Unit |
|----------------------|---------|----------------|-----|------|
| Input Voltage 1      | VCC     | 4.5            | 5.5 | V    |
| Input Voltage 2      | VDD     | 4.5            | 5.5 | V    |
| Input Voltage 3      | AVIN    | 4.5            | 28  | V    |
| Input Voltage 4      | VIN     | 4.5            | 28  | V    |
| External VCC Voltage | EXTVCC  | 4.5            | 5.5 | V    |
| BOOT Voltage         | BOOT    | 4.5            | 33  | V    |
| SW Voltage           | SW      | -0.7           | 28  | V    |
| BOOT-SW Voltage      | BOOT-SW | 4.5            | 5.5 | V    |
| MODE Input Voltage   | MODE    | 0              | 5.5 | V    |
| EN/CTL Input Voltage | EN/CTL  | 0              | 5.5 | V    |
| PGOOD Voltage        | PGOOD   | 0              | 5.5 | V    |
| Minimum On Time      | tonmin  | -              | 100 | nsec |

<sup>\*</sup>This product is not designed for use in a radioactive environment.

<sup>\*2</sup> Ta≥25°C (IC only), power dissipated at 3.0mW / °C.

\*3 Ta≥25°C (Single-layer board, 20.2 mm² copper heat dissipation pad), power dissipated at 7.0mW / °C.

\*4 Ta≥25°C (4-layer board, 10.29 mm² copper heat dissipation pad on top layer, 5505 mm² pad on 2<sup>nd</sup> and 3<sup>rd</sup> layer), power dissipated at 16.5mW / °C.

\*5 Ta≥25°C (4-layer board, all layers with 5505 mm² copper heat dissipation pads), power dissipated at 36.5mW / °C.

\*6 Values observed with chip backside soldered. When unsoldered, power dissipation is lower.

# • ELECTRICAL CHARACTERISTICS

(unless otherwise noted, Ta=25°C, AVIN=12V, VCC=Vpp=VREG, EN/CTL=5V, MODE=0V, RES=180kΩ)

| (unless otherwise noted, Ta=25°C, AVIN=12V, VCC=VDD=VREG, EN/CTL=5V, MODE=0V, RFs=180kΩ)  Standard Value |                  |                |                |                |          |                                   |
|----------------------------------------------------------------------------------------------------------|------------------|----------------|----------------|----------------|----------|-----------------------------------|
| Parameter                                                                                                | Symbol           |                |                |                | Unit     | Condition                         |
| [Whole Device block]                                                                                     |                  | MIN            | TYP            | MAX            |          |                                   |
| AVIN bias current 1                                                                                      | lin1             |                | 1300           | 2000           | μA       |                                   |
| AVIN bias current 2                                                                                      | lin2             |                | 200            | 300            | μA       | EXTVCC=5V                         |
| AVN standby current                                                                                      | linstb           |                | 0              | 10             | μA       | CTL=EN=0V                         |
| EN Low voltage                                                                                           | ENIow            | GND            | -              | 0.8            | V        | CTE-EIV-OV                        |
| EN High voltage                                                                                          | ENhigh           | 2.3            |                | 5.5            | V        |                                   |
| EN bias current                                                                                          | IEN              | -              | 12             | 20             | μA       |                                   |
| CTL Low voltage                                                                                          | CTLlow           | GND            | -              | 0.8            | V        |                                   |
| CTL High voltage                                                                                         | CTLhigh          | 2.3            |                | 5.5            | V        |                                   |
| CTL bias current                                                                                         | ICTL             | -              | 1              | 6              | μA       |                                   |
| [5V Linear regulator block ]                                                                             | ICIL             |                | '              | U              | μΛ       |                                   |
| VREG output voltage                                                                                      | VREG             | 4.90           | 5.00           | 5.10           | V        | AVIN=6.0 to 25VIREG=0 to 100mA    |
| Maximum current                                                                                          | IREG             | 200            | 5.00           | 5.10           | mA       | AVIN-0.0 to 25 VIREG-0 to TOOTHA  |
| [5V switch block ]                                                                                       | IREG             | 200            |                | _              | ША       |                                   |
| EXTVCC input threshold voltage                                                                           | EVCC_uvlo        | 4.2            | 4.4            | 4.6            | V        | EXTVCC:Sweep up                   |
| Switch resistance                                                                                        | REVCC            | - 4.2          | 1.0            | 2.0            | Ω        | LX1 VOO.5Weep up                  |
| [Under Voltage Locked Out block]                                                                         | INEVOL           |                | 1.0            | 2.0            | 12       | 1                                 |
| AVIN threshold voltage                                                                                   | AVIN_UVLO        | 4.1            | 4.3            | 4.5            | V        | VCC:Sweep up                      |
| AVIN trieshold voltage  AVIN hysteresis voltage                                                          | dAVIN_UVLO       | 100            | 160            | 220            | mV       | VCC:Sweep dp                      |
| VREG threshold voltage                                                                                   | VREG_UVLO        | 4.1            | 4.3            | 4.5            | V        | VREG:Sweep up                     |
| VREG hysteresis voltage                                                                                  | dVREG_UVLO       | 100            | 160            | 220            | mV       | VREG:Sweep down                   |
| [H <sup>3</sup> Reg <sup>TM</sup> block]                                                                 | UVREG_UVLO       | 100            | 100            | 220            | IIIV     | vkeg.Sweep down                   |
| ON Time                                                                                                  | ton              | 400            | 500            | 600            | nsec     |                                   |
| MAX ON Time                                                                                              | tonmax           | 5.0            | 11.0           | 22.0           | nsec     |                                   |
| MIN OFF Time                                                                                             | toffmin          | -              | 450            | 550            | µsec     |                                   |
| [FET Driver block]                                                                                       | tommin           |                | 450            | 330            | nsec     |                                   |
| High side ON resistance                                                                                  | Ron_high         | _              | 120            | 200            | mΩ       |                                   |
| Low side ON resistance                                                                                   | Ron_low          |                | 120            | 200            | mΩ       |                                   |
| [SCP block]                                                                                              | IXOII_IOW        |                | 120            | 200            | 11122    |                                   |
| SCP startup voltage                                                                                      | VSCP             | 0.420          | 0.490          | 0.560          | V        | VFB:30%down                       |
| Delay time                                                                                               | tscp             | 0.420          | 1              | 2              | ms       | VFB.30 /000WII                    |
| [OVP block]                                                                                              | ISCP             | 0.5            | ı              |                | 1113     |                                   |
| OVP setting voltage                                                                                      | Vovp             | 0.800          | 0.840          | 0.880          | V        | VFB:20%up                         |
| Delay time                                                                                               | tovp             | 0.800          | 1              | 2              | ms       | VFB.20 %up                        |
| •                                                                                                        | love             | 0.5            | ı              |                | 1115     |                                   |
| [Soft start block]                                                                                       | Iss              | 1.4            | 2.2            | 3.0            |          | T                                 |
| Charge current Standby voltage                                                                           | Vss stb          | 1.4            | 2.2            | 100            | μA<br>mV |                                   |
| [Current Limit block]                                                                                    | V 55_5tb         | -              | -              | 100            | IIIV     |                                   |
| High side FET output current limit                                                                       | Іноср            | 4.5            | 6.0            | 7.5            | ۸        | High peak detect                  |
| Low side FET output current limit                                                                        | 1                |                |                | 5.0            | A        | • •                               |
| [Output Voltage Sense block]                                                                             | ILOCP            | 3.0            | 4.0            | 5.0            | А        | Low peak detect                   |
| Feedback pin voltage 1                                                                                   | \/rp1            | 0.602          | 0.700          | 0.707          | V        | 1                                 |
| ·                                                                                                        | VFB1             | 0.693          | 0.700          | 0.707          | 1        | To= 10°C to 100°C lout=0.4 to 4.4 |
| Feedback pin voltage 2                                                                                   | VFB2             | 0.690<br>-100  | 0.700          | 0.710          | V<br>nA  | Ta=-10°C to 100°C,lout=0A to 4A   |
| Feedback pin bias current [Mode block]                                                                   | İFB              | -100           | U              | 100            | IIA      |                                   |
| INIOGE DIOCK]<br>SLLM                                                                                    | \/thou           | VCC-0.5        |                | VCC            | V        | SLLM/Maximum LC offtimoses        |
|                                                                                                          | Vthschi          |                | -              | VCC            | 1        | SLLM(Maximum LG offtime:∞)        |
| Forced continuous mode                                                                                   | Vthcont          | GND            | - 2.0          | 0.5            | V        | Continuous mode                   |
| QLLM<br>Open voltage                                                                                     | VthQLLM          | 2.5            | 3.0            | 3.5            | V        | QLLM(Maximum LG offtime:40use     |
| Open voltage                                                                                             | VMODE            | 1.5            | -              | 3.0            | V        |                                   |
| [Power Good block]                                                                                       |                  |                |                | 1              | _        |                                   |
|                                                                                                          | \ /              | 0.00-          | 0 000          | 0 0 = =        |          | \/==.400/ alass                   |
| VFB Power Good Low voltage VFB Power Good High voltage                                                   | VFB PL<br>VFB PH | 0.605<br>0.745 | 0.630<br>0.770 | 0.655<br>0.795 | V        | VFB:10%down<br>VFB:10%up          |



# ●Reference Data



Fig.13 EN wake up

# Block Diagram



# ●Pin Configuration



\*Connect the underside (FIN) to the ground terminal

# ●Pin Function Table

| PIN No.   | PIN Name | PIN Function                                                     |  |  |
|-----------|----------|------------------------------------------------------------------|--|--|
| 1-4       | Vin      | Battery voltage input (4.5 ~ 28 V)                               |  |  |
| 5         | BOOT     | HG driver power supply                                           |  |  |
| 6         | PGOOD    | Power good output (high when output ±10% of regulation)          |  |  |
| 7         | AVIN     | Battery voltage sense                                            |  |  |
| 8         | CTL      | Linear regulator on/off (high = 5.0V, low = off)                 |  |  |
| 9         | MODE     | Control mode selection GND: Continuous Mode 3.0V: QLLM VCC: SLLM |  |  |
| 10        | EN       | Enable output (high when VOUT ON)                                |  |  |
| 11        | FS       | Switching frequency adjustment(RFS = 30 k ~ 300 kΩ)              |  |  |
| 12        | GND      | Sense ground                                                     |  |  |
| 13        | VCC      | Power supply input                                               |  |  |
| 14        | EXTVCC   | External power supply input                                      |  |  |
| 15        | VREG     | IC reference voltage (5.0V / 100mA)                              |  |  |
| 16        | SS       | Soft start condenser input                                       |  |  |
| 17        | REF      | Output reference voltage (0.7 V)                                 |  |  |
| 18        | FB       | Feedback input (0.7 V)                                           |  |  |
| 19        | Vout     | Voltage discharge output                                         |  |  |
| 20        | CE       | Reversing HG output                                              |  |  |
| 21        | VDD      | Power supply input (5 V)                                         |  |  |
| 22-25     | PGND     | Power ground                                                     |  |  |
| 26-31     | SW       | Output to inductor                                               |  |  |
| 32        | PGND     | Power ground                                                     |  |  |
| Underside | FIN      | Substrate connection                                             |  |  |

6/15

#### Pin Descriptions

VCC

This pin supplies power to the IC's internal circuitry, excluding the FET driver. The input supply voltage range is 4.5 to 5.5 V. This pin should be bypassed with either a power capacitor or RC filter.

- FN

Enables or disables the switching regulator. When the voltage on this pin reaches 2.3V or higher, the internal switching regulator is turned on. At voltages less than 0.8V, the regulator is turned off.

VDD

This pin supplies power to the low side of the FET driver, as well as to the bootstrap diode. As the diode draws its peak current when switching on or off, this pin should be bypassed with a capacitance of approximately 1µF.

VRFC

Output pin from the 5V linear regulator. This pin also supplies power to the internal driver and control circuitry. VREG standby function is controlled by the CTL pin. The output supplies 5V at 100mA and should be bypassed to ground using a 10  $\mu$ F capacitor with a rating of X5R or X7R.

FXTVCC

External power supply input for the linear regulator. When the voltage on the EXTVCC pin exceeds 4.4V, the regulator uses it in conjunction with other power sources to supply VREG. Connect the EXTVCC pin to GND when not in use.

REF

Reference voltage output pin. The reference voltage is set internally by the IC to 0.7V, and the IC works to keep VREF approximately equal to VFB. Variations in voltage levels on this pin affect the output voltage, so the pin should be bypassed with a  $100pF \sim 0.1\mu F$  ceramic capacitor.

· SS

Soft start pin. When EN is set high, the capacitor between the internal current source(typ:2.2µA) and SS-GND controls the startup time of the IC. When the voltage on the SS pin is lower than the REF output voltage (0.7V), the output voltage is held at the same voltage as the SS pin.

AVIN

The BD95514MUV controls the duty cycle and output voltage based upon the input voltage at this pin, so voltage variations or oscillations on this line can cause operation to become unstable. This pin also acts as the voltage input for the switching block, so insufficient coupling impedance can also cause operation to become unstable. Therefore, this line should be bypassed with either a power capacitor or RC filter.

• FS

Frequency-adjusting resistance input pin. Attaching a resistance of  $30k\sim300k\Omega$  adjusts the switching frequency from 200 kHz~1MHz (p.11).

BOOT

This pin serves as the power source for the high side of the FET driver. A bootstrap diode is integrated within the IC. The maximum voltage on this pin should not exceed +30V vs. GND or +7V vs. SW. When operating the switching regulator, the operation of the bootstrap circuitry causes the BOOT voltage to swing from  $(VIN + VDD) \sim VDD$ .

• PĞOOD

Power good indicator. This open-drain output should be connected via a  $100k\Omega$  pull-up resistor.

MODE

Mode selection pin. When low, the IC functions in forced-continuous mode; at voltages from  $0V \sim 3V$ , QLLM mode; when high, SLLM mode.

· CTL

Linear regulator control pin. When voltage is 2.3V or higher, a logic HIGH is recognized and the internal regulator (VREG = 5 V) is switched on. At voltages of 0.8V or lower, a logic LOW is recognized and the regulator is switched off. However, even if EN is logic HIGH, the switching regulator will not operate if CTL is logic LOW.

• FB

Output voltage feedback input. VFB is held at 0.7V by the IC.

• SW

Output from the switching regulator to the inductor. This output swings from  $VIN \sim GND$ . The trace from the output to the inductor should be as short and wide as possible.

Vout

Voltage output discharge pin. When EN is off, this output is pulled low.

VIN

Power supply input. The IC can accept any input from 4.5V to 28V. This pin should be bypassed directly to ground by a power capacitor.

PGND

Downloaded from Elcodis.com electronic components distributor

Power ground terminal.

# Operation

The BD95514MUV is a switching regulator incorporating ROHM's proprietary H<sup>3</sup>Reg<sup>TM</sup> CONTROLLA control system. When Vout drops suddenly due to changes in load, the system quickly restores the output voltage by extending the ton time interval. This improves the regulator's transient response. When light-load mode is activated, the IC employs the Simple Light Load Mode (SLLM) controller, further improving system efficiency.

H<sup>3</sup>Reg<sup>™</sup> Control (Normal Operation)



When  $V_{FB}$  falls below the reference voltage (0.7V), the  $H^3 Reg^{TM}$  CONTROLLA is activated;

ton 
$$\frac{VREF}{VIN} \times \frac{1}{f} [sec] \cdot \cdot \cdot (1)$$

High gate output is determined by the above formula.

(Rapid Changes in Load)



When  $V_{\text{OUT}}$  drops due to a sudden change in load and the voltage remains below  $V_{\text{REF}}$  after the preprogrammed  $t_{\text{ON}}$  time interval has elapsed, the system quickly restores  $V_{\text{OUT}}$  by extending the  $t_{\text{ON}}$  time, thereby improving transient response.

Light Load Control (SLLM Mode)



SLLM mode is enabled by setting the MODE pin to logic high. When the low gate is off and the current through the inductor is 0 (current flowing from  $V_{OUT}$  to SW), the SLLM function is activated, disabling high gate output. If  $V_{FB}$  falls below  $V_{REF}$  again, the high gate is switched back on, lowering the switching frequency of the regulator

and yielding higher efficiency when powering light loads.

(QLLM Mode)



QLLM mode is enabled by setting the MODE pin to HiZ or middle voltage. When the lower gate is off and the current through the inductor is 0 (current flowing from VOUT to SW), QLLM mode is activated, disabling high gate output.

If VFB falls below VREF within a programmed time interval (typ. 40µs), the high gate is switched on, but if VFB does not fall below VREF, the lower gate is forced on, dropping VFB and switching the high gate back on.

The minimum switching frequency is set to 25 kHz (T=40  $\mu$ S), which keeps the regulator's frequency from entering the audible spectrum but yields less efficient results than SLLM mode.

# Timing Chart

Soft Start Function



• Timer Latch-type Short Circuit Protection



The soft start function is enabled when the EN pin is set high. Current control circuitry takes effect at startup, yielding a moderate "ramping start" in output voltage. Soft start timing and incoming current are given by equation (2) and (3) below:

Soft start period:

$$t_{SS} = \frac{V_{REF} \times C_{SS}}{2.2 \mu A(typ)}$$
 [sec] · · · (2)

Rush current:

$$IIN(ON) = \frac{Co \times VOUT}{tss} \quad [A] \quad \cdot \quad \cdot \quad (3)$$

(Css: soft start capacitor;

Co: All capacitors connected with Vout)

When output voltage falls to VREF x 0.70 or less, the output short circuit protection engages, turning the IC off after a set period of time to prevent internal damage. When EN is switched back on or when UVLO is cleared, output continues. The time period before shutting off is set internally at 1 ms.

· Output Over-Voltage Protection



When output reaches or exceeds  $V_{\text{REF}} \times 1.2$ , the output over-voltage protection is engaged, turning the low-side FET completely on to reduce the output (low gate on, high gate off). When the output falls, it returns to standard mode.

# External Component Selection

1. Inductor (L) Selection



Output ripple current

The inductor's value directly influences the output ripple current. As formula (4) indicates below, the greater the inductance or switching frequency, the lower the ripple current:

$$\Delta \text{ IL= } \frac{(\text{Vin-Vout}) \times \text{Vout}}{\text{L} \times \text{Vin} \times \text{f}} [A] \cdot \cdot \cdot (4)$$

The proper output ripple current setting is about 30% of maximum output current.

$$\Delta \text{ IL=0.3} \times \text{Ioutmax. [A]} \cdot \cdot \cdot (5)$$

$$L = \frac{(\text{Vin-Vout}) \times \text{Vout}}{\Delta \text{ IL} \times \text{Vin} \times \text{f}} \quad [\text{H}] \cdot \cdot \cdot (6)$$

(∆ L: output ripple current, f: switching frequency)

- ※ Passing a current larger than the inductor's rated current will cause magnetic saturation in the inductor and decrease system efficiency. In selecting the inductor, be sure to allow enough margin to assure that peak current does not exceed the inductor's rated current value.
- \* To minimize possible inductor damage and maximize efficiency, choose an inductor with a low DCR and ACR resistance.

# 2. Output Capacitor Selection (Co)



**Output Capacitor** 

When determining the proper output capacitor, be sure to factor in the equivalent series resistance (ESR) and equivalent series inductance (ESL) required to set the output ripple voltage at 20 mV or more.

When selecting the limit of the inductor, be sure to allow enough margin for the output voltage. Output ripple voltage is determined by formula (7) below:

$$\Delta Vout = \Delta IL \times ESR + ESL \times \Delta IL / Ton \cdot \cdot \cdot (7)$$

(Δ L: Ouput ripple current, ESR: equivalent series resistance,

ESL: equivalent series inductance)

Give special consideration to the conditions of formula (7) for output capacitance. Also, keep in mind that the output rise time must be established within the soft start timeframe.

Choosing a capacitance that is too large can cause startup malfunctions, or in some cases, may engage the short circuit protection.

# 3. Input Capacitor Selection (CIN)



Input Capacitor

In order to prevent extreme over-current conditions, the input capacitor must have a low enough ESR to fully support a large ripple in the output. The formula for RMS ripple current ( $I_{RMS}$ ) is given by equation (9) below:

IRMS=IOUT × 
$$\frac{\sqrt{\text{VIN}(\text{VIN-VOUT})}}{\text{VIN}}$$
 [A] · · · (9)
When VIN=2 × VOUT, IRMS=  $\frac{\text{IOUT}}{2}$ 

A low-ESR capacitor is recommended to reduce ESR loss and maximize efficiency.

#### 4. Frequency Adjustment



The resistance connected to the FS terminal adjusts the on-time  $(t_{\text{ON}})$  during normal operation as illustrated to the left. When  $t_{\text{ON}}$ , input voltage and VREF voltage are known, the switching frequency can be determined by the following formula:

$$F = \frac{V_{REF}}{V_{IN} \times t_{ON}} \cdot \cdot \cdot (10)$$

However, real-life considerations (such as external MOSFET gate capacitance and switching time) must be factored in as they affect the overall switching rise and fall time. This leads to an increase in  $t_{\text{ON}}$ , lowering the total frequency slightly.

Additionally, when output current lingers around 0A in continuous mode, this "dead time" also has an effect upon  $t_{\text{ON}}$ , further lowering the switching frequency. Confirm the switching frequency by measuring the current through the coil (at the point where current does not flow backwards) during normal operation.

The BD95514MUV operates by feeding the output voltage back through a resistive voltage divider. The output voltage is set by the following equation (see schematic below):

Output Voltage = 
$$\frac{R1+R2}{R2}$$
 × VREF (0.7V) +  $\frac{1}{2}$  ×  $\Delta$  IL × ESR · · · (11)

The switching frequency is also amplified by the same resistive voltage divider network:

$$f_{SW} = \frac{R1+R2}{R2} \times (frequency set by RFS) [Hz] \cdot \cdot \cdot (12)$$



# ● Evaluation Board Circuit (Frequency=300kHz Continuous Mode/QLLM/SLLM Example Circuit)



# ●Evaluation Board Parts List

| valuation Board Parts List |        |                   |         |             |        |                   |         |
|----------------------------|--------|-------------------|---------|-------------|--------|-------------------|---------|
| Designation                | Rating | PART No.          | Company | Designation | Rating | PART No.          | Company |
| R1                         | 10Ω    | MCR03             | ROHM    | C03         | 1µF    | ceramic capacitor | -       |
| R2                         | 0Ω     | MCR03             | ROHM    | C04         | 1µF    | ceramic capacitor | -       |
| R3                         | -      | -                 | -       | C05         | 3300pF | ceramic capacitor | -       |
| R4                         | 10Ω    | MCR03             | ROHM    | C06         | 0.1µF  | ceramic capacitor | -       |
| R5                         | 10ΚΩ   | MCR03             | ROHM    | C07         | 0.1µF  | ceramic capacitor | ı       |
| R6                         | 270ΚΩ  | MCR03             | ROHM    | C08         | ı      | =                 | ı       |
| R7                         | 10kΩ   | MCR03             | ROHM    | C09         | ı      | =                 | ı       |
| R8                         | 3.07kΩ | MCR03             | ROHM    | C10         | ı      | =                 | ı       |
| R9                         | 100ΚΩ  | MCR03             | ROHM    | C11         | 22µF   | ceramic capacitor | ı       |
| R10                        | -      | -                 | -       | C12         | 0.1µF  | ceramic capacitor | -       |
| R11                        | -      | -                 | -       | C13         | 1000pF | ceramic capacitor | -       |
| R12                        | ı      | =                 | -       | C14         | 220µF  | 4TPE220MF         | SANYO   |
| R13                        | ı      | -                 | -       | C15         | ı      | =                 | ı       |
| R14                        | -      | -                 | -       | C16         | -      | -                 | -       |
| R15                        | 0Ω     | MCR03             | ROHM    | C17         | 1      | =                 | -       |
| R16                        | 0Ω     | MCR03             | ROHM    | C18         | -      | -                 | -       |
| R17                        | 0Ω     | MCR03             | ROHM    | C19         | 470pF  | ceramic capacitor | -       |
| R18                        | 0Ω     | MCR03             | ROHM    | D1          | -      | RSX501L-20        | ROHM    |
| R22                        | 510kΩ  | MCR03             | ROHM    | D           | ı      | TDZ5.1            | ROHM    |
| C01                        | 1µF    | ceramic capacitor | -       | L1          | 3.2µH  | CDEP105-3R2MC-50  | Sumida  |
| C02                        | -      | -                 | -       | U1          | -      | BD95514MUV        | ROHM    |

#### Operation Notes

#### (1) Absolute maximum ratings

Exceeding the absolute maximum ratings (such as supply voltage, temperature range, etc.) may result in damage to the device. In such cases, it may be impossible to identify problems such as open circuits or short circuits. If any operational values are expected to exceed the maximum ratings for the device, consider adding protective circuitry (such as fuses) to eliminate the risk of damaging the IC.

#### (2) Power supply polarity

Connecting the power supply in reverse polarity can cause damage to the IC. Take precautions when connecting the power supply lines. An external power diode can be added.

#### (3) Power supply lines

The PCB layout pattern should be designed to provide the IC with low-impedance GND and supply lines. To minimize noise on the supply and GND lines, ground and power supply lines of analog and digital blocks should be separated. For all power lines supplying ICs, connect a bypass capacitor between the power supply and the GND terminal. If using electrolytic capacitors, keep in mind that their capacitance is reduced at lower temperatures.

# (4) GND voltage

The potential of the GND pin must be the minimum potential in the system in all operating conditions.

#### (5) Thermal design

Use thermal design techniques that allow for a sufficient margin for power dissipation in actual operating conditions.

#### (6) Inter-pin shorts and mounting errors

Use caution when positioning he IC for mounting on PCBs. The IC may be damaged if there are any connection errors or if pins are shorted together.

## (7) Operation in strong electromagnetic fields

Exercise caution when using the IC in the presence of strong electromagnetic fields as doing so may cause the IC to malfunction.

#### (8) ASO

When using the IC, set the output transistor so that it does not exceed either absolute maximum ratings or ASO.

# (9) Thermal shutdown circuit

The IC incorporates a built-in thermal shutdown circuit (TSD circuit), which is designed to shut down the IC only to prevent thermal overloading. It is not designed to protect the IC or guarantee its operation. Do not continue to use the IC if this circuit is activated, or in environments in which activation of this circuitry can be assumed.

|            | TSD ON Temp. [°C] (typ.) | Hysteresis Temp. [°C] (typ.) |
|------------|--------------------------|------------------------------|
| BD95514MUV | 175                      | 15                           |

#### (10) Testing on application boards

When testing the IC with application boards, connecting capacitors directly to low-impedance terminals can subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should be turned off completely before connecting it to or removing it from a jig or fixture during the evaluation process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### (11) Regarding IC input pins

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. PN junctions are formed at the intersection of these P layers with the N layers of other elements, creating parasitic diodes and/or transistors. For example (refer to the figure below):

- When GND > Pin A and GND > Pin B, the PN junction operates as a parasitic diode
- When GND > Pin B, the PN junction operates as a parasitic transistor

Parasitic diodes occur inevitably in the structure of the IC, and the operation of these parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Accordingly, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



# (12) (12) Ground wiring traces

When using both small-signal and large-current GND traces, the two ground traces should be routed separately but connected to a single ground potential within the application in order to avoid variations in the small-signal ground caused by large currents. Also ensure that the GND traces of external components do not cause variations on GND voltage.

#### Power Dissipation



Ordering part number



# VQFN032V5050





#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations.

More detail product informations and catalogs are available, please contact us.

# **ROHM Customer Support System**

http://www.rohm.com/contact/