

Single-chip Type with Built-in FET Switching Regulator Series



# Output 1.5A or Less High Efficiency Rohal Electronic Composition C **Step-down Switching Regulator** with Built-in Power MOSFET

**BD9153MUV** No.09027EAT40

# Description

ROHM's high efficiency dual step-down switching regulators and Linear Regulator Controller, BD9153MUV is a power supply designed to produce a low voltage including 3.3,0.8 volts from 5.5/4.5 volts power supply line. Offers high efficiency with our original pulse skip control technology and synchronous rectifier. Employs a current mode control system to provide faster transient response to sudden change in load.

#### Features

- 1) Offers fast transient response with current mode PWM control system.
- 2) Offers highly efficiency for all load range with synchronous rectifier (Pch/Nch FET) and SLLM<sup>TM</sup> (Simple Light Load Mode)
- 3) Incorporates Nch FET controller for Linear Regulator.
- 4) Incorporates reset function with 50ms counter.
- 5) Incorporates soft-start function, thermal protection and ULVO functions.
- 6) Incorporates short-current protection circuit with time delay function.
- 7) Incorporates shutdown function Icc=0µA(Typ.)
- 8) Employs small surface mount package: VQFN024V4040

#### Applications

Power supply for LSI including DSP, Micro computer and ASIC

● Absolute Maximum Rating (Ta=25°C)

| Parameter                    | Symbol                     | Limit                          | Unit |
|------------------------------|----------------------------|--------------------------------|------|
| Vcc,PVcc Voltage             | Vcc,PVcc                   | -0.3 <b>~</b> +7* <sup>1</sup> | V    |
| FB1,FB2,FB3,Vs Voltage       | VFB1, VFB2, VFB3, VVS      | -0.3 <b>~</b> +7               | V    |
| SW1,SW2,ITH1,ITH2 Voltage    | Vsw1, Vsw2, ViTH1, V iTH2  | -0.3~+7                        | V    |
| EN,RST,DET,GATE Voltage      | V EN, V RST, V DET, V GATE | -0.3~+7                        | V    |
| Power Dissipation            | Pd1                        | 0.34* <sup>2</sup>             | W    |
|                              | Pd2                        | 0.69 * <sup>3</sup>            | W    |
|                              | Pd3                        | 2.20 * <sup>4</sup>            | W    |
|                              | Pd4                        | 3.56* <sup>5</sup>             | W    |
| Operating Temperature Range  | Topr                       | -40~+85                        | °C   |
| Storage Temperature Range    | Tstg                       | -55 <b>~</b> +150              | °C   |
| Maximum Junction Temperature | Tjmax                      | +150                           | °C   |

Pd should not be exceeded. \* 1

Operating Conditions (Ta=-40~+85°C)

| Parameter                  | Symbol | Min. | Тур. | Max.              | Unit |
|----------------------------|--------|------|------|-------------------|------|
| Vcc Voltage                | Vcc    | 4.5  | 5.0  | 5.5               | V    |
| EN Voltage                 | VEN    | 0    | -    | 5.5               | V    |
|                            | Vout1  | 1.8  | -    | 3.3               | V    |
| Output Voltage range       | Vout2  | 0.8  | -    | 2.5               | V    |
|                            | Vout3  | 0.8  | -    | 2.5               | V    |
| SIM Average Output Current | Isw1   | -    | -    | 1.5* <sup>6</sup> | Α    |
| SW Average Output Current  | Isw2   | -    | -    | 1.5* <sup>6</sup> | Α    |

<sup>\*6</sup> Pd should not be exceeded.

<sup>\*2</sup> 

<sup>1-</sup>layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil: 10.29mm<sup>2</sup>

<sup>4-</sup>layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil : 10.29mm², in 1,4 layer, 5505mm² in 2,3 layer

<sup>4-</sup>layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil: 5505mm<sup>2</sup>, in each layers

# Electrical Characteristics

©(Ta=25°C Vcc=5V, EN=Vcc .unless otherwise specified.)

| Parameter                                 | Symbol             | Limit |       |       | Unit  | Condition              |
|-------------------------------------------|--------------------|-------|-------|-------|-------|------------------------|
| Parameter                                 | Symbol             | Min.  | Тур.  | Max.  | Offic | Condition              |
| Standby Current                           | ISTB               | -     | 0     | 10    | μA    | EN=0V                  |
| Bias Current                              | Icc                | -     | 600   | 1000  | μA    |                        |
| EN Low Voltage                            | VENL               | -     | GND   | 8.0   | V     | Standby Mode           |
| EN High Voltage                           | VENH               | 2     | Vcc   | -     | V     | Active Mode            |
| EN Input Current                          | IEN                | -     | 2     | 10    | μA    | EN=2V                  |
| Oscillation Frequency                     | Fosc               | 0.8   | 1.0   | 1.2   | MHz   |                        |
| Dala EET ON Desistance                    | Ronp1              | -     | 0.17  | 0.3   | Ω     | Vcc=5V                 |
| Pch FET ON Resistance                     | Ronp2              | -     | 0.17  | 0.3   | Ω     | Vcc=5V                 |
| Net FET ON Decisions                      | Ronn1              | -     | 0.13  | 0.2   | Ω     | Vcc=5V                 |
| Nch FET ON Resistance                     | Ronn2              | -     | 0.13  | 0.2   | Ω     | Vcc=5V                 |
|                                           | VFB1,2             | 0.788 | 0.8   | 0.812 | V     | ±1.5%                  |
| B Reference Voltage                       | VFB3               | 0.784 | 0.8   | 0.816 | V     | ±2.0%(Ta=25°C)         |
|                                           | VFB3               | 0.780 | 0.8   | 0.820 | V     | ±2.5%(Ta=-40~+85°C)    |
| TH sink curren1                           | ITHSI1             | 10    | 18    | -     | μA    | VFB1=1.0V              |
| TH source current 1                       | ITHSO1             | 10    | 18    | -     | μA    | VFB1=0.6V              |
| TH sink curren2                           | ITHSI2             | 10    | 18    | -     | μA    | VFB2=1.0V              |
| TH source current 2                       | ITHSO2             | 10    | 18    | -     | μA    | VFB2=0.6V              |
| JVLO Threshold Voltage1                   | Vuvlol1            | 3.6   | 3.8   | 4.0   | V     | Vcc=5→0V               |
| JVLO Release Voltage1                     | Vuvloh1            | 3.65  | 3.9   | 4.2   | V     | Vcc=0→5V               |
| JVLO Threshold Voltage2                   | Vuvlol2            | 2.4   | 2.5   | 2.6   | V     | Vcc=5→0V               |
| JVLO Release Voltage2                     | Vuvloh2            | 2.425 | 2.55  | 2.7   | V     | Vcc=0→5V               |
| /S Discharge Resistance                   | Rvs                | -     | 40    | 80    | Ω     | Vcc=5V                 |
| Soft Start Time                           | Tss                | 0.4   | 0.8   | 1.6   | ms    |                        |
| Fimer Latch Time                          | TLATCH             | 1.0   | 2.0   | 4.0   | ms    | SCP/TSD ON             |
|                                           | Vsc <sub>P</sub> 1 | -     | 0.4   | 0.56  | V     | FB1=0.8→0V             |
| Output Short circuit<br>Threshold Voltage | Vscp2              | -     | 0.4   | 0.56  | V     | FB2=0.8→0V             |
|                                           | Vscp3              | -     | 0.4   | 0.56  | V     | FB3=0.8→0V             |
| RST Release Voltage                       | VRST1              | 0.691 | 0.720 | 0.749 | V     | DET=0V→0.8V            |
| RST threshold Voltage                     | VRST2              | 0.668 | 0.696 | 0.724 | V     | DET=0.8V→0V            |
| RST Delay                                 | Trst               | 40    | 50    | 60    | ms    |                        |
| RST ON Reststance                         | Ronrst             | -     | 140   | 280   | Ω     |                        |
| GATE Source Current                       | Igso               | 0.5   | 1.5   | -     | mA    | VFB3=0.6V , VGATE=2.5V |
| GATE Sink Current                         | Igsi               | 1.0   | 5.0   | -     | mA    | VFB3=1.0V , VGATE=2.5V |

# ●Block Diagram, Application Circuit



Fig.2 BD9153MUV Block Diagram

# ●Pin No. & function table

| Pin No. | Pin name | Function                     | Pin No. | Pin name | Function                     |
|---------|----------|------------------------------|---------|----------|------------------------------|
|         |          |                              | _       |          |                              |
| 1       | PGND2    | Nch FET Source pin (2CH)     | 13      | GATE     | Gate drive pin               |
| 2       | PVCC2    | Pch FET Source pin (2CH)     | 14      | FB3      | Output Voltage3 detector pin |
| 3       | PVCC2    | Pch FET Source pin (2CH)     | 15      | AVCC     | AVCC power supply input pin  |
| 4       | PVCC1    | Pch FET Source pin (1CH)     | 16      | DET      | Voltage detector pin         |
| 5       | PVCC1    | Pch FET Source pin (1CH)     | 17      | RST      | RST signal output pin        |
| 6       | PGND1    | Nch FET Source pin (1CH)     | 18      | AGND     | Ground                       |
| 7       | PGND1    | Nch FET Source pin (1CH)     | 19      | ITH2     | GmAmp2 output pin            |
| 8       | SW1      | SW pin (1ch)                 | 20      | FB2      | Output Voltage2 detector pin |
| 9       | SW1      | SW pin (1ch)                 | 21      | EN       | Enable pin (High Active)     |
| 10      | VS       | Discharge function pin       | 22      | SW2      | SW pin (2ch)                 |
| 11      | FB1      | Output Voltage1 detector pin | 23      | SW2      | SW pin (2ch)                 |
| 12      | ITH1     | GmAmp1output pin             | 24      | PGND2    | Nch FET Source pin (2ch)     |

## ● Characteristics data 【BD9153MUV】





Fig.15 Soft start wave form  $(Io_1=1.5A, Io_2=1.5A, Io_3=1.0A)$ 



Fig.16 SW1 wave form (Io<sub>1</sub>=0mA)



Fig.17 SW1 wave form  $(Io_1=1.5A)$ 



Fig.18 SW2 wave form (Io<sub>2</sub>=0mA)



Fig.19 SW2 wave form (Io<sub>2</sub>=1.5A)



Fig.20 VOUT1 transient responce (Io₁0.5A→1.5A / 10usec)



Fig.21 VOUT1 transient responce (Io₁1.5A→0.5A/ 10usec)



Fig.22 VOUT2 transient responce (Io₂0.5A→1.5A/ 10usec)



Fig.23 VOUT2 transient responce (Io₂1.5A→0.5A/ 10usec)



Fig.24 VOUT3 transient responce (Io<sub>3</sub>0.5A→1A/ 10usec)



Fig.25 VOUT3 transient responce (Io₃500mA→1A/ 10usec)

# Information on advantages

Advantage 1: Offers fast transient response with current mode control system.

BD9153MUV (Load response Io=0.5A→1.5A / usec)

BD9153MUV (Load response Io=1.5A→0.5A / usec)





Fig.26

Advantage 2: Offers high efficiency for all load range.

· For lighter load:

Utilizes the current mode control mode called SLLM for lighter load, which reduces various dissipation such as switching dissipation ( $P_{SW}$ ), gate charge/discharge dissipation, ESR dissipation of output capacitor ( $P_{ESR}$ ) and on-resistance dissipation ( $P_{RON}$ ) that may otherwise cause degradation in efficiency for lighter load.



Achieves efficiency improvement for lighter load.

For heavier load:
 Utilizes the synchronous rectifying mode and the low on-resistance MOS FETs incorporated as power transistor.

ON resistance of Highside MOS FET :  $170m\Omega(Typ.)$  ON resistance of Lowside MOS FET :  $130m\Omega(Typ.)$ 



Achieves efficiency improvement for heavier load.

Offers high efficiency for all load range with the improvements mentioned above.



Fig.27 Efficiency

Advantage 3: • Supplied in smaller package due to small-sized power MOS FET incorporated.

- Output capacitor Co required for current mode control: 22  $\mu$  F ceramic capacitor
  - Inductance L required for the operating frequency of 1 MHz: 2.2  $\mu$  H inductor
  - Incorporates FET + Boot strap diode

Reduces a mounting area required.



#### Operation

BD9153MUV is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode for heavier load, while it utilizes SLLM (Simple Light Load Mode) operation for lighter load to improve efficiency.

# OSynchronous rectifier

It does not require the power to be dissipated by a rectifier externally connected to a conventional DC/DC converter IC, and its P.N junction shoot-through protection circuit limits the shoot-through current during operation, by which the power dissipation of the set is reduced.

#### OCurrent mode PWM control

Synthesizes a PWM control signal with a inductor current feedback loop added to the voltage feedback.

- PWM (Pulse Width Modulation) control

The oscillation frequency for PWM is 1 MHz. SET signal form OSC turns ON a highside MOS FET (while a lowside MOS FET is turned OFF), and an inductor current  $I_L$  increases. The current comparator (Current Comp) receives two signals, a current feedback control signal (SENSE: Voltage converted from  $I_L$ ) and a voltage feedback control signal (FB), and issues a RESET signal if both input signals are identical to each other, and turns OFF the highside MOS FET (while a lowside MOS FET is turned ON) for the rest of the fixed period. The PWM control repeat this operation.

# SLLM<sup>TM</sup> (Simple Light Load Mode) control

When the control mode is shifted from PWM for heavier load to the one for lighter load or vise versa, the switching pulse is designed to turn OFF with the device held operated in normal PWM control loop, which allows linear operation without voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa. Although the PWM control loop continues to operate with a SET signal from OSC and a RESET signal from Current Comp, it is so designed that the RESET signal is held issued if shifted to the light load mode, with which the switching is tuned OFF and the switching pulses are thinned out under control. Activating the switching intermittently reduces the switching dissipation and improves the efficiency.



Fig.29 Diagram of current mode PWM control



Fig.30 PWM switching timing chart



Fig.31 SLLM<sup>TM</sup> switching timing chart

#### Description of operations

#### · Soft-start function

EN terminal shifted to "High" activates a soft-starter to gradually establish the output voltage with the current limited during startup, by which it is possible to prevent an overshoot of output voltage and an inrush current.

#### · Shutdown function

With EN terminal shifted to "Low", the device turns to Standby Mode, and all the function blocks including reference voltage circuit, internal oscillator and drivers are turned to OFF. Circuit current during standby is 0µA (Typ.).

#### RST function

If DET voltage over 0.72V(Typ.), RST terminal shifted to "High" after 50ms(Typ.) delay. And the hysteresis width of 24mV (Typ.) is provided to prevent output chattering.

#### UVLO function

Detects whether the input voltage sufficient to secure the output voltage of BU9153MUV is supplied. And the hysteresis width of 100mV (UVLO1 Typ.) ,50mV(UVLO2 Typ.) is provided to prevent output chattering. Each the outputs have UVLO. It is possible to set output sequence easy.



Fig.32 Soft-start, Shutdown, RST Delay, UVLO, timing chart

· Short-current protection circuit with time delay function

Turns OFF the output to protect the IC from breakdown when the incorporated current limiter is activated continuously for the fixed time(TLATCH) or more. The output thus held tuned OFF may be recovered by restarting EN or by re-unlocking UVLO.



Fig.33 Short-current protection circuit with time delay timing chart

# Switching regulator efficiency

Efficiency η may be expressed by the equation shown below:

$$\eta = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{in}} \times I_{\text{in}}} \times 100[\%] = \frac{P_{\text{OUT}}}{P_{\text{in}}} \times 100[\%] = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{D}}\alpha} \times 100[\%]$$

Efficiency may be improved by reducing the switching regulator power dissipation factors  $P_D\alpha$  as follows:

# Dissipation factors:

- 1) ON resistance dissipation of inductor and FET : PD(I<sup>2</sup>R)
- 2) Gate charge/discharge dissipation: PD(Gate)
- 3) Switching dissipation: PD(SW)
- 4) ESR dissipation of capacitor: PD(ESR)
- 5) Operating current dissipation of IC: PD(IC)
- 1)PD( $I^2R$ )=Iou $T^2$ ×(RcoiL+Ron)

 $(RCO|L[\Omega] : DC resistance of inductor, RON[\Omega] : ON resistance of FET, IOUT[A] : Output current.)$ 

2)PD(Gate)=Cgs×f×V (Cgs[F]: Gate capacitance of FET, f[H]: Switching frequency, V[V]: Gate driving voltage of FET)

3)PD(SW)= 
$$\frac{\text{Vin}^2 \times \text{CRSS} \times \text{IOUT} \times \text{f}}{\text{IDRIVE}}$$
 (CRSS[F]: Reverse transfer capacitance of FET, IDRIVE[A]: Peak current of gate.)

10/18

4)PD(ESR)=IRMS<sup>2</sup>×ESR (IRMS[A] : Ripple current of capacitor, ESR[ $\Omega$ ] : Equivalent series resistance.) 5)PD(IC)=Vin×Icc (Icc[A] : Circuit current.)

# ● Consideration on permissible dissipation and heat generation

As BU9153MUV functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered.

For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered. Because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation.



P=Iout<sup>2</sup> × Ron Ron=D × Ronp+(1-D)Ronn

D: ON duty (=Vout/Vcc)

RONH: ON resistance of Highside MOS FET RONL: ON resistance of Lowside MOS FET

IOUT : Output current

Fig.34 Thermal derating curve (VQFN024V4040)

(Example) Vcc=5V, VouT1=3.3V, VouT2=1.2V, RonH=170m $\Omega$ , RonL=130m $\Omega$  louT=1.5A, for example, D1=VouT1/Vcc=3.3/5=0.66 D2=VouT2/Vcc=1.2/5=0.24 Ron1=0.66 × 0.170+(1-0.66) × 0.130 =0.1122+0.0442 =0.1564[ $\Omega$ ] Ron2=0.24 × 0.170+(1-0.24) × 0.130 =0.0408+0.0988

 $P=1.5^2 \times 0.1564 + 1.5^2 \times 0.1397 = 0.666[W]$ 

 $=0.1397[\Omega]$ 

As RONH is greater than RONL in BU9153MUV, the dissipation increases as the ON duty becomes greater. With the consideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed.

# Selection of components externally connected

#### 1. Selection of inductor (L)



Fig.35 Output ripple current

The inductance significantly depends on output ripple current. As seen in the equation (1), the ripple current decreases as the inductor and/or switching frequency increases.

$$\Delta \, \text{IL=} \, \, \frac{(\text{Vcc-Vout}) \times \text{Vout}}{\text{L} \times \text{Vcc} \times \text{f}} \, [\text{A}] \cdot \cdot \cdot (1)$$

Appropriate ripple current at output should be 20% more or less of the maximum output current.

(∆ IL: Output ripple current, and f: Switching frequency)

\*Current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases efficiency.

The inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating.

If Vcc=5.0V, Vout=1.2V, f=1.0MHz,  $\Delta$  IL=0.3 × 1.5A=0.45A, for example,(BD9153MUV)

$$L = \frac{(5-1.2) \times 1.2}{0.45 \times 5 \times 1.0M} = 2.02 \,\mu \rightarrow 2.2[\,\mu\,H]$$

Select the inductor of low resistance component (such as DCR and ACR) to minimize dissipation in the inductor for better efficiency.

# 2. Selection of output capacitor (Co)



Fig.36 Output capacitor

Output capacitor should be selected with the consideration on the stability region and the equivalent series resistance required to smooth ripple voltage.

Output ripple voltage is determined by the equation (4):

$$\triangle VOUT = \triangle IL \times ESR[V] \cdot \cdot \cdot (4)$$

(Δ IL: Output ripple current, ESR: Equivalent series resistance of output capacitor)

※Rating of the capacitor should be determined allowing sufficient margin against output voltage. A 22μF to 100μF ceramic capacitor is recommended. Less ESR allows reduction in output ripple voltage.

# 3. Selection of input capacitor (Cin)



Fig.37 Input capacitor

Input capacitor to select must be a low ESR capacitor of the capacitance sufficient to cope with high ripple current to prevent high transient voltage. The ripple current IRMS is given by the equation (5):

IRMS=IOUT × 
$$\frac{\sqrt{\text{VOUT}(\text{VCC-VOUT})}}{\text{VCC}}$$
 [A] · · · (5)

< Worst case > IRMS(max.)

When Vcc=2 × Vout, IRMs = 
$$\frac{100T}{2}$$

If Vcc=5.0V, Vout=1.8V, and Ioutmax.=1.5A, (BD9153MUV)

IRMS=2 × 
$$\frac{\sqrt{1.8(5.0-1.8)}}{5.0}$$
 = 0.48[ARMS]

A low ESR 22µF/10V ceramic capacitor is recommended to reduce ESR dissipation of input capacitor for better efficiency.

# 4. Determination of RITH, CITH that works as a phase compensator

As the Current Mode Control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due to a CR filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency area due to the output capacitor and its ESR. So, the phases are easily compensated by adding a zero to the power amplifier output with C and R as described below to cancel a pole at the power amplifier.



Fig.38 Open loop gain characteristics



$$fp = \frac{1}{2\pi \times Ro \times Co}$$

$$fz(ESR) = \frac{1}{2\pi \times ESR \times CO}$$

Pole at power amplifier

When the output current decreases, the load resistance Ro increases and the pole frequency lowers.

$$fp(Min.) = \frac{1}{2\pi \times ROMax. \times CO} [Hz] \leftarrow with lighter load$$

$$fp(Max.) = \frac{1}{2\pi \times ROMin. \times CO} \quad [Hz] \leftarrow with heavier load$$

# Zero at power amplifier

Increasing capacitance of the output capacitor lowers the pole frequency while the zero frequency does not change. (This is because when the capacitance is doubled, the capacitor ESR reduces to half.)

$$f_{Z(Amp.)} = \frac{1}{2\pi \times RITH \times CITH}$$

Fig.39 Error amp phase compensation characteristics



Fig.40 Typical application

Stable feedback loop may be achieved by canceling the pole fp (Min.) produced by the output capacitor and the load resistance with CR zero correction by the error amplifier.

fz(Amp.)= fp(Min.)
$$\frac{1}{2\pi \times RITH \times CITH} = \frac{1}{2\pi \times ROMax \times CO}$$

# 5. Determination of VOUT1~3 output voltage

The output voltage VOUT1~3 is determined by the equation (6)~(8): VOUT1=(R2/R1+1) × VFB1 · · · (6) VFB1: Voltage at FB terminal (0.8V Typ.) VOUT2=(R4/R3+1) × VFB2 · · · (7) VFB2: Voltage at FB terminal (0.8V Typ.) VOUT3=(R6/R5+1) × VFB3 · · · (8) VFB3: Voltage at FB terminal (0.8V Typ.) With R1~R6 adjusted, the output voltage may be determined as required.



Fig.41 Determination of output voltage

Use 1 k $\Omega$  ~ 100 k $\Omega$  resistor for R1. If a resistor of the resistance higher than 100 k $\Omega$  is used, check the assembled set carefully for ripple voltage etc.

# ●BD9153MUV Cautions on PC Board layout

Silk screen







**Bottom Layer** 

Fig.42 Layout diagram

- ① Lay out the input ceramic capacitor CIN closer to the pins PVCC and PGND, and the output capacitor Co closer to the pin PGND.
- 2 Lay out CITH and RITH between the pins ITH and GND as neat as possible with least necessary wiring.
  - WQFN024V4040 (BD9153MUV) has thermal PAD on the reverse of the package.
    The package thermal performance may be enhanced by bonding the PAD to GND plane which take a large area of PCB.

# ■Recommended components Lists on above application

| Symbol      | Part              | Value      |       | Manufacturer | Series            |
|-------------|-------------------|------------|-------|--------------|-------------------|
| L1,2        | Coil              | 2.2µH      |       | TDK          | LTF5022-2R2N3R2   |
| CIN1,CIN2   | Ceramic capacitor | 22µF       |       | Murata       | GRM32EB11A226KE20 |
| Cout1,Cout2 | Ceramic capacitor | 22µF       |       | Murata       | GRM31CB30J226KE18 |
| CITH1       | Ceramic capacitor | VOUT1=3.3V | 680pF | Murata       | GRM18 Series      |
| RITH1       | Resistance        | VOUT1=3.3V | 39kΩ  | Rohm         | MCR03 Series      |
| CITH2       | Ceramic capacitor | VOUT2=1.2V | 680pF | Murata       | GRM18 Series      |
| RITH2       | Resistance        | VOUT2=1.2V | 12kΩ  | Rohm         | MCR03 Series      |
| Cfb         | Ceramic capacitor | 56pF       |       | Murata       | GRM18 Series      |
| M1          | Nch MOS FET       | -          |       | Rohm         | RTF015N03         |

<sup>\*</sup>The parts list presented above is an example of recommended parts. Although the parts are sound, actual circuit characteristics should be checked on your application carefully before use. Be sure to allow sufficient margins to accommodate variations between external devices and BU9153MUV when employing the depicted circuit with other circuit constants modified. Both static and transient characteristics should be considered in establishing these margins. When switching noise is substantial and may impact the system, a low pass filter should be inserted between the Vcc and PVcc pins, and a schottky barrier diode or snubber established between the SW and PGND pins.

# ●I/O equivalence circuit



Fig.43 I/O equivalence circuit

#### Notes for use

#### 1. Absolute Maximum Ratings

While utmost care is taken to quality control of this product, any application that may exceed some of the absolute maximum ratings including the voltage applied and the operating temperature range may result in breakage. If broken, short-mode or open-mode may not be identified. So if it is expected to encounter with special mode that may exceed the absolute maximum ratings, it is requested to take necessary safety measures physically including insertion of fuses.

#### 2. Electrical potential at GND

GND must be designed to have the lowest electrical potential In any operating conditions.

#### 3. Short-circuiting between terminals, and mismounting

When mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. Failure to do so may result in IC breakdown. Short-circuiting due to foreign matters entered between output terminals, or between output and power supply or GND may also cause breakdown.

### 4. Thermal shutdown protection circuit

Thermal shutdown protection circuit is the circuit designed to isolate the IC from thermal runaway, and not intended to protect and guarantee the IC. So, the IC the thermal shutdown protection circuit of which is once activated should not be used thereafter for any operation originally intended.

# 5. Inspection with the IC set to a pc board

If a capacitor must be connected to the pin of lower impedance during inspection with the IC set to a pc board, the capacitor must be discharged after each process to avoid stress to the IC. For electrostatic protection, provide proper grounding to assembling processes with special care taken in handling and storage. When connecting to jigs in the inspection process, be sure to turn OFF the power supply before it is connected and removed.

# 6. Input to IC terminals

This is a monolithic IC with  $P^+$  isolation between P-substrate and each element as illustrated below. This P-layer and the N-layer of each element form a P-N junction, and various parasitic element are formed.

If a resistor is joined to a transistor terminal as shown in Fig 44.

OP-N junction works as a parasitic diode if the following relationship is satisfied; GND>Terminal A (at resistor side), or GND>Terminal B (at transistor side); and

Oif GND>Terminal B (at NPN transistor side),

a parasitic NPN transistor is activated by N-layer of other element adjacent to the above-mentioned parasitic diode. The structure of the IC inevitably forms parasitic elements, the activation of which may cause interference among circuits, and/or malfunctions contributing to breakdown. It is therefore requested to take care not to use the device in such manner that the voltage lower than GND (at P-substrate) may be applied to the input terminal, which may result in activation of parasitic elements.



Fig.44 Simplified structure of monorisic IC

# 7. Ground wiring pattern

If small-signal GND and large-current GND are provided, It will be recommended to separate the large-current GND pattern from the small-signal GND pattern and establish a single ground at the reference point of the set PCB so that resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the small-signal GND. Pay attention not to cause fluctuations in the GND wiring pattern of external parts as well.

# 8 . Selection of inductor

It is recommended to use an inductor with a series resistance element (DCR)  $0.15\,\Omega$  or less. Note that use of a high DCR inductor will cause an inductor loss, resulting in decreased output voltage. Should this condition continue for a specified period (soft start time + timer latch time), output short circuit protection will be activated and output will be latched OFF. When using an inductor over  $0.15\,\Omega$ , be careful to ensure adequate margins for variation between external devices and BU9153MUV, including transient as well as static characteristics.

# Ordering part number



# VQFN024V4040





#### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations.

More detail product informations and catalogs are available, please contact us.

# **ROHM Customer Support System**

http://www.rohm.com/contact/