Sense and Control Edition 2009-02-01 Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | value Optimized man Emect Eatones for midustrial and Consumer Applicative | Optimized Hall Effect Latches for Industrial and Consumer Applic | catic | |---------------------------------------------------------------------------|------------------------------------------------------------------|-------| |---------------------------------------------------------------------------|------------------------------------------------------------------|-------| Revision History: 2009-02-01, Revision 0.9 | Previous | Previous Revisions: none | | | | | | | | |----------|----------------------------------------------|--|--|--|--|--|--|--| | Page | Subjects (major changes since last revision) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: sensors@infineon.com #### **Table of Contents** ## **Table of Contents** | | Table of Contents | |-----|-----------------------------------------| | | List of Figures | | | List of Tables | | 1 | Product Description | | 1.1 | Overview | | 1.2 | Features | | 1.3 | Target Applications | | 2 | Functional Description | | 2.1 | General | | 2.2 | Pin Configuration | | 2.3 | Pin Description | | 2.4 | Block Diagram | | 2.5 | Operating Modes and States | | 2.6 | Functional Block Description | | 3 | Specification | | 3.1 | Application circuit | | 3.2 | Absolute Maximum Ratings | | 3.3 | Operating Range | | 3.4 | Electrical Characteristics | | 4 | Package Information | | 4.1 | TLV4946K and TLV4946-2K Package Outline | | 4.2 | TLV4946-2L Package Outline | ## **List of Figures** # **List of Figures** | Figure 1 | Pin Configuration and sensitive area (Top view, figure not to scale) | 8 | |-----------|-------------------------------------------------------------------------------|------| | Figure 2 | TLV4946xy Block Diagram | 9 | | Figure 3 | Definition of the Magnetic Field direction | . 10 | | Figure 4 | Output Signal | . 10 | | Figure 5 | Application circuit | . 11 | | Figure 6 | Timing Diagram | . 13 | | Figure 7 | Marking of the TLV4946K and TLV4946-2K distance of the chip to the upper side | . 14 | | Figure 8 | PG-SC59-3-4 Package Outline | . 14 | | Figure 9 | Footprint PG-SC59-3-4 (SOT23 compatible) | . 15 | | Figure 10 | Marking of the TLV4946-2L and distance of the chip to the upper side | . 15 | | Figure 11 | PG-SSO-3-2 Package Outline | . 16 | #### **List of Tables** ## **List of Tables** | Table 1 | PIN Definitions for the PG-SC59-3-4 package | |---------|---------------------------------------------| | Table 2 | PIN Definitions for the PG-SSO-3-2 package | | Table 3 | Absolute Maximum Ratings | | Table 4 | Operating Range | | Table 5 | Electrical Characteristics | | Table 6 | Magnetic Characteristics | #### High Precision Hall Effect Latch **TLV4946xy** ## 1 Product Description #### 1.1 Overview The TLV4946xy is a high precision Hall Effect Latch with highly accurate switching thresholds for ambient operating temperatures up to 85°C. The TLV4946K and the TLV4946-2K is available in a PG-SC59-3-4 package, the TLV4946-2L in a PG-SSO-3-2 package. #### 1.2 Features - 2.7 V to 18 V supply voltage operation. - · Operation from unregulated power supply. - High sensitivity and high stability of the magnetic switching points. - High resistance to mechanical stress by active error compensation. - Reverse battery protection (-18 V). - · Superior temperature stability. - Low jitter (typically 1 μs). - High ESD performance (± 4 kV HBM). - · Digital output signal (open-drain). #### 1.3 Target Applications The TLV4946xy is ideally suited to detect the rotor position in Brushless DC (BLDC) Motors used in industrial and consumer applications, such as: air conditioning systems, pumps, washing machines, DVD players, rolling shutter, etc. The sensor also provides a reliable switching for index counting with small pole wheels and large air gaps. The TLV4946xy can also be used for index counting. | Product Name | Product Type | Ordering Code | Package | |-------------------|--------------|---------------|-------------| | Hall Effect Latch | TLV4946K | SP000604402 | PG-SC59-3-4 | | Hall Effect Latch | TLV4946-2K | SP000604332 | PG-SC59-3-4 | | Hall Effect Latch | TLV4946-2L | SP000604340 | PG-SSO-3-2 | **Functional Description** ## 2 Functional Description #### 2.1 General Precise magnetic switching thresholds and high temperature stability are achieved by active compensation circuits and chopper techniques on chip. Offset voltages generated by temperature-induced stress or overmolding are canceled so that high accuracy is achieved. The IC has an open collector output stage with 20 mA current sink capability. A wide operating voltage range from 2.7 V to 18 V with reverse polarity protection down to -18 V makes the TLV4946xysuitable for a wide range of applications. A magnetic south pole with a field strength above $B_{op}$ turns the output on. A magnetic north pole exceeding $B_{ro}$ turns it off. ## 2.2 Pin Configuration Figure 1 Pin Configuration and sensitive area (Top view, figure not to scale) #### **Functional Description** ## 2.3 Pin Description Table 1 PIN Definitions for the PG-SC59-3-4 package | PIN No. | Name | Function | |---------|----------------|----------------| | 1 | V <sub>s</sub> | Supply Voltage | | 2 | Q | Output | | 3 | GND | Ground | Table 2 PIN Definitions for the PG-SSO-3-2 package | PIN No. | Name | Function | |---------|-------|----------------| | 1 | $V_s$ | Supply Voltage | | 2 | GND | Ground | | 3 | Q | Output | ### 2.4 Block Diagram Figure 2 TLV4946xy Block Diagram **Functional Description** ## 2.5 Operating Modes and States #### **Field Direction and Definition** Positive magnetic fields correspond to the south pole of the magnet targeting the branded side of the package. Figure 3 Definition of the Magnetic Field direction Figure 4 Output Signal #### 2.6 Functional Block Description The chopped Hall Effect Latch comprises a Hall probe, a bias generator, compensation circuits, an oscillator and an output transistor. The bias generator provides currents to the Hall probe and the active circuits. Compensation circuits stabilize response of the IC over temperature and reduce the impact of process variations. The Active Error Compensation rejects offsets in the signal path and reduces the impact of mechanical stress in the package caused by molding, soldering and thermal effects. The chopper technique together with the threshold generator and the comparator ensure high accurate magnetic switching points. **Specification** ## 3 Specification ### 3.1 Application circuit Figure 5 Application circuit It is recommended to use a resistor of 200 $\Omega$ in the supply line for current limitation in the case of an overvoltage pulse. Two capacitors of 4.7 nF enhance the EMC performance. The pull-up of 1.2 k $\Omega$ limits the current through the output transistor. ### 3.2 Absolute Maximum Ratings Stress above the maximum values listed in this section may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect the reliability of the device. Exceeding only one of these values may cause irreversible damage to the device. Table 3 Absolute Maximum Ratings | Parameter | Symbol | ol Values | | Values Unit | | Note / Test Condition | |------------------------------------------|-------------------------|-----------|------|-------------|----|-----------------------| | | | Min. | Тур. | Max. | | | | Maximum Ambient Temperature | $T_{A}$ | - 40 | _ | 125 | °C | | | Maximum Junction Temperature | $T_{J}$ | - 40 | _ | 150 | °C | | | Supply Voltage | $V_{S}$ | - 18 | _ | 18 | V | | | Supply current through protection device | $I_{\mathbb{S}}$ | -50 | _ | 50 | mA | | | Output Voltage | $V_{OUT}$ | - 0.7 | _ | 18 | ٧ | | | Storage Temperature | $T_{\mathbb{S}}$ | - 40 | _ | 150 | °C | | | Magnetic flux density | В | _ | _ | unlimited | mT | | | ESD Robustness HBM:<br>1.5 kΩ, 100 pF | $V_{\rm ESD,HBM}^{-1)}$ | _ | _ | 4 | kV | | | 4) A II ( EIA/IEODOO A444 E | | - | - | | | | <sup>1)</sup> According to EIA/JESD22-A114-E **Specification** ### 3.3 Operating Range The following operating conditions must not be exceeded in order to ensure correct operation of the TLV4946xy. All parameters specified in the following sections refer to these operating conditions unless otherwise mentioned. Table 4 Operating Range | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-----------------------------|---------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Supply Voltage | $V_{S}$ | 2.7 | _ | 18 | V | | | Output Voltage | $V_{Q}$ | -0.7 | - | 18 | V | | | Output Current | $I_{Q}$ | 0 | _ | 20 | mA | | | Maximum Ambient Temperature | $T_{A}$ | -40 | _ | 85 | °C | | #### 3.4 Electrical Characteristics Product characteristics include the spread of values guaranteed within the specified voltage and ambient temperature range. typical characteristics are the median of the production (at $V_s$ =12V and $T_A$ =25°C). Table 5 Electrical Characteristics | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |--------------------------------|-------------------|--------|------|------------------|-------------------|----------------------------------------------| | | | Min. | Тур. | Max. | | | | Supply Current | $I_{S}$ | 2 | 4 | 6 | mA | V <sub>S</sub> =2.7 V18 V | | Reverse Current | $I_{SR}$ | 0 | 0.2 | 1 | mA | V <sub>S</sub> =-18 V | | Output Saturation Voltage | $V_{QSAT}$ | _ | 0.3 | 0.6 | V | I <sub>Q</sub> =20 mA | | Output leakage current | $I_{QLEAK}$ | _ | 0.05 | 10 | μΑ | V <sub>Q</sub> =18 V | | Output fall time <sup>1)</sup> | $t_{f}$ | _ | 0.02 | 1 | μs | $R_L$ =1.2k $\Omega$ , $C_L$ =50 pF | | Output rise time <sup>1)</sup> | $t_{r}$ | _ | 0.4 | 1 | μs | | | Chopper frequency | $f_{OSC}$ | _ | 320 | _ | kHz | | | Switching frequency | $f_{\sf SW}$ | 0 | _ | 15 <sup>2)</sup> | kHz | | | Delay time <sup>3)</sup> | $t_{\sf d}$ | _ | 13 | _ | μs | | | Output jitter <sup>4)</sup> | $t_{\mathrm{QJ}}$ | - | 1 | - | μs <sub>RMS</sub> | Typical value for a 1 kHz square wave signal | | Power-on Time <sup>5)</sup> | $t_{PON}$ | _ | 13 | _ | μs | V <sub>S</sub> > 2.7 V | | Thermal Resistance junction to | $R_{thja}$ | _ | 100 | _ | K/W | TLV4946K, TLV4946-2K | | ambient <sup>6)</sup> | | _ | | 190 | K/W | TLV4946-2L | <sup>1)</sup> See Figure 6 <sup>2)</sup> To operate the sensor at maximum switching frequency, the value of the magnetic signal amplitude must be 1.4 times higher than the static fields. This is due to the -3 dB corner frequency of the low pass filter in the signal path. <sup>3)</sup> Systematic delay between magnetic threshold reached and output. <sup>4)</sup> Jitter is the unpredictable deviation of the output switching delay. <sup>5)</sup> Time from applying $V_S$ . > 2.7 V to the sensor until the output state is valid. <sup>6)</sup> Relationship between junction and ambient temperature: $T_J = T_{amb} + R_{thja} . (V_S . I_S + V_{QS} . I_Q)$ . **Specification** Figure 6 Timing Diagram Table 6 Magnetic Characteristics<sup>1)</sup> | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |----------------------------------------------------|-----------|--------|-------|------|---------------|--------------------------------------| | | | Min. | Тур. | Max. | | | | Operate point | $B_{OP}$ | 6.1 | 14.0 | 19.2 | mT | TLV4946K | | | | 0.5 | 2.0 | 3.5 | mT | TLV4946-2K, TLV4946-2 | | Release point | $B_{RP}$ | -19.2 | -14.0 | -6.1 | mT | TLV4946K | | | | -3.5 | -2.0 | -0.5 | mT | TLV4946-2K, TLV4946-2 | | Hysteresis | $B_{HYS}$ | 22.0 | 28.0 | 34.0 | mT | TLV4946K <sup>2)</sup> | | | | 1.0 | 4.0 | 6.0 | mT | TLV4946-2K, TLV4946-2 | | Magnetic offset <sup>3)</sup> | $B_{OFF}$ | -3.0 | _ | 3.0 | mT | TLV4946K <sup>2)</sup> | | | | -1.5 | 0 | 1.5 | mT | TLV4946-2K, TLV4946-2 | | Temperature compensation of | TC | _ | -2000 | _ | ppm/°C | TLV4946K | | magnetic thresholds | | _ | -350 | _ | ppm/°C | TLV4946-2K, TLV4946-2 | | Repeatability of magnetic thresholds <sup>4)</sup> | $B_{REP}$ | - | 20 | _ | $\mu T_{RMS}$ | typical value for<br>ΔB/Δt > 12mT/ms | <sup>1)</sup> Over all operating conditions <sup>2)</sup> at 25°C. <sup>3)</sup> $B_{OFF} = (B_{OP} + B_{RP}) / 2$ . <sup>4)</sup> $B_{REP}$ is equivalent to the noise constant. **Package Information** ## 4 Package Information ### 4.1 TLV4946K and TLV4946-2K Package Outline Figure 7 Marking of the TLV4946K and TLV4946-2K distance of the chip to the upper side Figure 8 PG-SC59-3-4 Package Outline #### **Package Information** Figure 9 Footprint PG-SC59-3-4 (SOT23 compatible) ## 4.2 TLV4946-2L Package Outline Figure 10 Marking of the TLV4946-2L and distance of the chip to the upper side #### **Package Information** Figure 11 PG-SSO-3-2 Package Outline