## intersil

## Dual Ultra Low Noise Wideband Amplifiers

## EL5236, EL5237

The EL5236 is a dual, low noise, 300MHz Gain Bandwidth product Voltage Feedback Op Amp (VFA). The minimum operating gain of 2 comes with a very low input noise voltage of $1.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and $1.8 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$ current noise. This makes this dual device ideal for low noise differential active filters, dual channel photodiode detectors, differential receivers with equalization, and any other wideband, high dynamic range application.

Each channel requires only 5.8 mA on a $\pm 6 \mathrm{~V}$ supply. Minimal performance change over a supply range of $\pm 2.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ is provided (or single $+5 \mathrm{~V}->+12 \mathrm{~V}$ ). Where system power is paramount, the EL5237 dual with disable allows the amplifiers to be separately powered down to less than $20 \mu \mathrm{~A} / \mathrm{Ch}$.

The 8 Ld dual EL5236 is available in the industry standard pinout SO-8 or space saving MSOP-8. The 10 Ld EL5237 is available in an MSOP-10.

## Features

- Bandwidth (-3dB) of 250 MHz @ $A_{V}=+2$
- Gain Bandwidth Product: 300MHz
- Voltage Noise: $1.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
- Current Noise: $1.8 \mathrm{pA} / \sqrt{ } \mathrm{Hz}$
- Is: $5.8 \mathrm{~mA} /$ Channel
- 100mA Iout
- Fast Enable/Disable (EL5237 only)
- $\pm 2.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ Supply Range Operation


## Applications

- Differential ADC Driver
- Complementary DAC Output Driver
- Ultrasound Input Amplifiers
- AGC and PLL Active Filters
- Transimpedance Designs


## Related Products

- ISL28290, Dual, 80MHz, 1nV/VHz
- ISL55290, Dual, 700MHz, 1.1nV/VHz


LOW POWER, LOW NOISE, DIFFERENTIAL DAC OUTPUT TRANSIMPEDANCE WITH A 5TH ORDER, 5MHz, BUTTERWORTH FILTER
FIGURE 1. TYPICAL APPLICATION

## Pin Configurations

EL5236
(8 LD SOIC, 8 LD MSOP)


EL5237
(10 LD MSOP) TOP VIEW


## Pin Descriptions

| EL5236 <br> (8 Ld SOIC <br> AND <br> 8 Ld MSOP) | EL5237 <br> (10 Ld MSOP) | PIN <br> NAME | DESCRIPTION |
| :---: | :---: | :---: | :--- |
| 1 | 9 | VOUTA | Output of Op Amp A |
| 2 | 10 | VINA- | Inverting Input of Op Amp A |
| 3 | 1 | VINA+ | Non-Inverting Input of <br> Op Amp A |
| 4 | 3 | VS- | Negative Supply Voltage |
| 5 | 5 | VINB+ | Non-Inverting Input of <br> Op Amp B |
| 6 | 6 | VINB- | Inverting Input of Op Amp B |
| 7 | 7 | VOUTB | Output of Op Amp B |
| 8 | 8 | VS+ | Positive Supply Voltage |
| - | 2 | $\overline{\text { ENA }}$ | Low Enable Op Amp A |
| - | 4 | $\overline{\text { ENB }}$ | Low Enable Op Amp B |

## Ordering Information

| PART NUMBER <br> (Notes 1, 2, 3) | PART <br> MARKING | TEMP RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE <br> (Pb-free) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- | :--- |
| EL5236IYZ | BBBSA | -40 to +85 | 8 Ld MSOP (3.0mm) | M8.118A |
| EL5236ISZ | 5236 ISZ | -40 to +85 | 8 Ld SOIC (150 mil) | M8.15E |
| EL5237IYZ | BBBTA | -40 to +85 | 10 Ld MSOP (3.0mm) | M10.118A |

## NOTES:

1. Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
3. For Moisture Sensitivity Level (MSL), please see device information page for EL5236, EL5237. For more information on MSL please see techbrief TB363.

| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=\mathbf{+ 2 5}{ }^{\circ} \mathrm{C}$ ) |  |
| :---: | :---: |
| Supply Voltage between $\mathrm{V}_{\mathbf{S}^{+}}$and $\mathrm{V}_{\mathbf{S}} \ldots$ | 14V |
| Input Voltage. | $\mathrm{v}_{\text {S }}-0.3 \mathrm{~V}, \mathrm{v}_{\mathrm{S}}+0.3 \mathrm{~V}$ |
| Maximum Continuous Output Current | 40 mA |
| Maximum Die Temperature | +150 ${ }^{\circ} \mathrm{C}$ |
| ESD Rating |  |
| Human Body Model | .3000V |
| Machine Model | 300 V |
| Charged Device Model | 2000V |
| Latch Up (Class 2, Level A) | Passed at $+85^{\circ} \mathrm{C}$ |

## Thermal Information

| Thermal Resistance (Typical, Notes 4, 5) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right.$ ) | $\theta_{\text {Jc }}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: |
| 8 Ld MSOP Package. | 160 | 60 |
| 10 Ld MSOP Package | 160 | 60 |
| 8 Ld SOIC Package. | 125 | 90 |
| Storage Temperature. | -65 ${ }^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Operating Temperature | - $40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| Power Dissipation. |  | See Curves |
| Pb-Free Reflow Profile . . . . . . . . . . . . . . http://www.intersil.com/pbfree/Pb | ow.asp | e link below |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
4. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
5. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+6 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified.

| PARAMETER | SYMBOL | CONDITIONS | MIN (Note 6) | TYP | $\begin{array}{\|c\|} \text { MAX } \\ \text { (Note 6) } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Gain Bandwidth Product | GBWP |  |  | 300 |  | MHz |
| -3dB Bandwidth | BW1 | $A_{V}=-1$ |  | 175 |  | MHz |
| -3dB Bandwidth | BW2 | $A_{V}=+2$ |  | 250 |  | MHz |
| 2nd Harmonic Distortion | HD2 | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{P-P}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -110 |  | dBc |
|  |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | -105 |  | dBc |
| 3rd Harmonic Distortion | HD3 | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -110 |  | dBc |
|  |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | -108 |  | dBc |
| Slew Rate | SR | $\mathrm{V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}$ square wave, measured $25 \%$ to $75 \%$ | 90 | 128 |  | V/ $\mu \mathrm{s}$ |
| Settling to 0.1\% ( $\mathrm{A}_{\mathrm{V}}=+2$ ) | ${ }_{\text {ts }}$ | $A_{V}=+2, V_{0}= \pm 1 \mathrm{~V}$ |  | 20 |  | ns |
| Voltage Noise | $e_{n}$ | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.5 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Current Noise | $\mathrm{i}_{\mathrm{n}}$ | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.8 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |

INPUT CHARACTERISTICS

| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ | $\mathrm{V}_{\mathrm{CM}}=\mathrm{OV}$ | -3 | 0.1 | 3 | mV |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Average Offset Voltage Drift | $\mathrm{TCV}_{\mathrm{OS}}$ |  |  | -0.3 |  | $\mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 6.5 | 9 | $\mu \mathrm{~A}$ |
| Input Offset Current | $\mathrm{I}_{\mathrm{OS}}$ |  | -500 | 50 | 500 | nA |
| Input Impedance | $\mathrm{R}_{\mathrm{IN}}$ |  |  | 12 |  | $\mathrm{M} \Omega$ |
| Input Capacitance | $\mathrm{C}_{\mathrm{IN}}$ |  |  | 1.6 |  | pF |
| Common-Mode Input Range | CMIR |  | -4.5 |  | +5.5 | V |
| Common-Mode Rejection Ratio | CMRR | For $\mathrm{V}_{\text {IN }}$ from -4.4 V to 5.4 V | 90 | 110 |  | dB |
| Open-Loop Gain | $\mathrm{A}_{\text {VOL }}$ | $\mathrm{V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}$ | 75 | 80 |  | dB |

## EL5236, EL5237

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+6 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)

| PARAMETER | SYMBOL | CONDITIONS | MIN (Note 6) | TYP | MAX <br> (Note 6) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Swing High | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 4.8 | 4.9 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | 4.5 | 4.7 |  | V |
| Output Swing Low | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -4.8 | -4.7 | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | -4.6 | -4.5 | V |
| Short Circuit Current | $\mathrm{I}_{\text {SC }}$ | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ (Sourcing and Sinking) | 110 | 160 |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| Power Supply Rejection Ratio | PSRR | $\mathrm{V}_{S}$ is moved from $\pm 5.4 \mathrm{~V}$ to $\pm 6.6 \mathrm{~V}$ | 75 | 85 |  | dB |
| Supply Current Enable (Per Amplifier) | IS ON | No load |  | 5.8 | 7 | mA |
| Supply Current Disable (Per Amplifier) (EL5237) | IS OFF | $+\mathrm{V}_{\text {S }}$ |  | 2 | 20 | $\mu \mathrm{A}$ |
|  |  | $-\mathrm{V}_{\text {S }}$ | -26 | -16 |  | $\mu \mathrm{A}$ |
| Operating Range | $\mathrm{V}_{\mathrm{S}}$ | Single Supply | 5 |  | 12 | V |
| ENABLE (EL5237) |  |  |  |  |  |  |
| Enable Time | $\mathrm{t}_{\mathrm{EN}}$ |  |  | 125 |  | ns |
| Disable Time | ${ }^{\text {t }}$ IS |  |  | 336 |  | ns |
| $\overline{\mathrm{EN}}$ Pin Input High Current | IIHEN | $\overline{\mathrm{EN}}=\mathrm{V}_{\mathrm{S}^{+}}$ |  | 17 | 20 | $\mu \mathrm{A}$ |
| $\overline{\mathrm{EN}}$ Pin Input Low Current | IILEN | $\overline{\mathrm{EN}}=\mathrm{V}_{\mathbf{S}}$ | -1 | 0.1 |  | $\mu \mathrm{A}$ |
| $\overline{\mathrm{EN}}$ Pin Input High Voltage for Power-down | $V_{\text {IHEN }}$ |  |  | $\mathrm{V}_{\mathrm{S}}{ }^{+-1}$ |  | V |
| $\overline{\mathrm{EN}}$ Pin Input Low Voltage for Power-up | $\mathrm{V}_{\text {IHEN }}$ |  |  | $\mathrm{V}_{\mathrm{S}^{-}}+3$ |  | V |

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified.

| PARAMETER | SYMBOL | CONDITIONS | MIN (Note 6) | TYP | MAX <br> (Note 6) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |  |
| Gain Bandwidth Product | GBWP |  |  | 300 |  | MHz |
| Slew Rate | SR | $\mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}$ square wave, measured $25 \%$ to $75 \%$ | 80 | 110 |  | V/ $\mu \mathrm{s}$ |
| Settling to 0.1\% ( $\mathrm{A}_{\mathrm{V}}=+2$ ) | ${ }^{\text {t }}$ | $A_{V}=+2, \mathrm{~V}_{0}= \pm 1 \mathrm{~V}$ |  | 25 |  | ns |
| -3dB Bandwidth | BW1 | $A_{V}=-1$ |  | 175 |  | MHz |
| -3dB Bandwidth | BW2 | $A_{V}=+2$ |  | 250 |  | MHz |
| 2nd Harmonic Distortion | HD2 | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -94 |  | dBc |
| 3rd Harmonic Distortion | HD3 | $f=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -100 |  | dBc |
| Voltage Noise | $e_{n}$ | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.5 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| Current Noise | $\mathrm{i}_{\mathrm{n}}$ | $\mathrm{f}=100 \mathrm{kHz}$ |  | 1.7 |  | $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\text {OS }}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | -3 | -0.2 | +3 | mV |
| Average Offset Voltage Drift | TCV ${ }_{\text {OS }}$ |  |  | -0.3 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  | 6.5 | 9 | $\mu \mathrm{A}$ |
| Input Offset Current | l OS |  | -500 | 50 | 500 | nA |

## EL5236, EL5237

Electrical Specifications $\mathrm{V}_{\mathrm{S}^{+}}=+2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}^{-}}=-2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=620 \Omega, \mathrm{~V}_{\mathrm{CM}}=0 \mathrm{~V}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified. (Continued)

| PARAMETER | SYMBOL | CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 6) } \end{gathered}$ | TYP | MAX (Note 6) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Impedance | $\mathrm{R}_{\text {IN }}$ |  |  | 2 |  | M $\Omega$ |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  |  | 1.6 |  | pF |
| Common-Mode Input Range | CMIR |  | -1.3 |  | +1.7 | V |
| Common-Mode Rejection Ratio | CMRR | For $\mathrm{V}_{\text {IN }}$ from -1.3 V to +1.7 V | 85 | 105 |  | dB |
| Open-Loop Gain | Avol | $\mathrm{V}_{\mathrm{o}}= \pm 1.25 \mathrm{~V}$ | 70 | 75 |  | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Swing High | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | 1.5 | 1.6 |  | v |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | 1.4 | 1.5 |  | v |
| Output Swing Low | $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ |  | -1.45 | -1.35 | v |
|  |  | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ |  | -1.37 | -1.25 | v |
| Short Circuit Current | Isc | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ (Sourcing and Sinking) | 60 | 75 |  | mA |
| POWER SUPPLY PERFORMANCE |  |  |  |  |  |  |
| Power Supply Rejection Ratio | PSRR | $\mathrm{V}_{\mathrm{S}}$ is moved from $\pm 2.25 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ | 75 | 80 |  | dB |
| Supply Current Enable (Per Amplifier) | Is ON | No load |  | 5.7 | 7 | mA |
| Supply Current Disable (Per Amplifier) (EL5237) | Is OFF | + $\mathrm{V}_{\text {S }}$ |  | 2 | 20 | $\mu \mathrm{A}$ |
|  |  | - $\mathrm{V}_{\text {S }}$ | -21 | -16 |  | $\mu \mathrm{A}$ |
| Operating Range | $\mathrm{v}_{\text {S }}$ | Single Supply | 5 |  | 12 | v |
| ENABLE (EL5237) |  |  |  |  |  |  |
| Enable Time | $t_{\text {EN }}$ |  |  | 125 |  | ns |
| Disable Time | ${ }^{\text {DIS }}$ |  |  | 336 |  | ns |
| $\overline{\text { EN Pin }}$ Input High Current | I Ihen | $\overline{\mathrm{EN}}=\mathrm{V}^{+}{ }^{+}$ |  | 16 | 20 | $\mu \mathrm{A}$ |
| $\overline{\mathrm{EN}}$ Pin Input Low Current | IILEN | $\overline{\mathrm{EN}}=\mathrm{V}_{\mathrm{S}^{-}}$ | -1 | 0.1 |  | $\mu \mathrm{A}$ |
| $\overline{\mathrm{EN}}$ Pin Input High Voltage for Power-down | $\mathrm{V}_{\text {IHEN }}$ |  |  | $\mathrm{V}^{\text {+ }}$-1 |  | V |
| $\overline{\text { EN }}$ Pin Input Low Voltage for Power-up | $\mathrm{V}_{\text {IHEN }}$ |  |  | $\mathrm{V}_{\mathrm{S}^{-}}+3$ |  | v |

NOTE:
6. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}} \approx+25^{\circ} C, A_{V}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{R}_{\mathrm{LOAD}}=500 \Omega$, unless otherwise specified.


FIGURE 2. NON-INVERTING SMALL SIGNAL FREQUENCY REPONSE vs GAIN


FIGURE 4. NON-INVERTING LARGE SIGNAL RESPONSE


FIGURE 6. INPUT SPOT NOISE


FIGURE 3. INVERTING SMALL SIGNAL FREQUENCY RESPONSE


FIGURE 5. INVERTING LARGE SIGNAL RESPONSE


FIGURE 7. INPUT OFFSET VOLTAGE AND CURRENT vs TEMPERATURE

## EL5236, EL5237

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}} \tilde{2}+25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{V}}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{R}_{\mathrm{LOAD}}=500 \Omega$, unless otherwise specified. (Continued)


FIGURE 8. NON-INVERTING HD2 AND HD3 vs GAIN


FIGURE 10. NON-INVERTING HD2 AND HD3 vs OUTPUT VP-P


FIGURE 12. NON-INVERTING HD2 AND HD3 vs RLOAD


FIGURE 9. INVERTING HD2 AND HD3 vs GAIN


FIGURE 13. INVERTING HD2 AND HD3 vs RLOAD

## EL5236, EL5237

Typical Performance Curves $\mathrm{v}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}} \approx+25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{V}}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{R}_{\mathrm{LOAD}}=500 \Omega$, unless otherwise
specified. (Continued)


STEP RESPONSE 20ns/DIV
FIGURE 14. NON-INVERTING LARGE AND SMALL SIGNAL STEP RESPONSE


FIGURE 16. NON-INVERTING OVERDRIVE RECOVERY


FIGURE 18. DIFFERENTIAL GAIN AND PHASE vs VIDEO LOADS


STEP RESPONSE 20ns/DIV
FIGURE 15. INVERTING LARGE AND SMALL SIGNAL STEP RESPONSE


FIGURE 17. INVERTING OVERDRIVE RECOVERY


FIGURE 19. CHANNEL-TO-CHANNEL ISOLATION

Typical Performance Curves $v_{S}= \pm 6 V, T_{A} z+25^{\circ} C, A_{V}=+2 V / V, R_{F}=402 \Omega, R_{L O A D}=500 \Omega$, unless otherwise specified. (Continued)


FIGURE 20. OPEN LOOP GAIN


FIGURE 22. SUPPLY CURRENT AND OUTPUT CURRENT OVER-TEMPERATURE


FIGURE 24. NON-INVERTING TURN ON AND TURN OFF DELAY


FIGURE 21. CMRR AND PSRR


FIGURE 23. CLOSED LOOP OUTPUT IMPEDANCE vs GAIN


FIGURE 25. INVERTING TURN ON AND TURN OFF DELAY

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}} \approx+25^{\circ} \mathrm{C}, \mathrm{A}_{V}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega, \mathrm{R}_{\mathrm{LOAD}}=500 \Omega$, unless otherwise specified. (Continued)


FIGURE 26. NON-INVERTING SMALL SIGNAL RESPONSE vs SUPPLY VOLTAGE


FIGURE 28. NON-INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE


FIGURE 30. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 27. INVERTING SMALL SIGNAL RESPONSE VS SUPPLY VOLTAGE


FIGURE 29. INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE


FIGURE 31. COMMON MODE INPUT RANGE AND OUTPUT SWING VS SUPPLY VOLTAGE

## EL5236, EL5237

Typical Performance Curves $v_{S}= \pm 2.5 v, T_{A} \approx+25^{\circ} C, A_{V}=+2 v / v, R_{F}=402 \Omega, R_{L O A D}=500 \Omega$, unless otherwise specified.


FIGURE 32. NON-INVERTING SMALL SIGNAL RESPONSE vs GAIN


FIGURE 33. INVERTING SMALL SIGNAL RESPONSE vs GAIN


FIGURE 35. INVERTING LARGE SIGNAL RESPONSE


FIGURE 36. INPUT SPOT NOISE VOLTAGE AND CURRENT

## Applications Information

## Non-inverting Operation

The dual wideband EL5236 (and EL5237 with disable) provides a very power efficient low gain optimized amplifier solution using a slightly decompensated VFA design. This gives a lower input referred voltage noise and higher slew rate at the very low $5.6 \mathrm{~mA} / \mathrm{ch}$ nominal supply current. Unity gain operation is possible with external compensation but most high speed designs are at a gain >1.

Figure 37 shows the gain of $+2 \mathrm{~V} / \mathrm{V}$ configuration used for most of the characterization curves. As most lab equipment is expecting a $50 \Omega$ termination at the source, the non-inverting input and output show a $50 \Omega$ termination. The $402 \Omega$ feedback and gain resistors give a good compromise between several parasitic factors. These include the added noise of those resistors, loading effects, and to minimize the loss of phase margin back to the inverting node. A wide range of values can be used, where lower values will reduce noise with more output loading and higher values will start to dominate the output noise and introduce more phase margin loss into the loop. The EL5236 macromodel is a very good tool to predict the impact of these different values.


FIGURE 37. $\mathbf{G}=+\mathbf{2 V} / \mathrm{V}$ CHARACTERIZATION CIRCUIT
Tests over gain (Figures 2, 8) held the Feedback $\mathrm{R}=402 \Omega$ and varied the Rg element to achieve different gain settings.

## Inverting Operation

Figure 38 shows the inverting gain configuration used for the inverting mode characterization curves. In this case, the feedback resistor is held at $402 \Omega$ while both the Rg and Rt elements are adjusted. Rg is adjusted to get different gains while Rt is adjusted to retain the input impedance at $50 \Omega$. This does give a different loop gain (and hence bandwidth vs. gain) profile over gain as reflected in Figure 39. In a system application, Rm can be used to match the source impedance to get bias current cancellation. For the lowest noise, include a de-coupling capacitor across that resistor ( $0.1 \mu \mathrm{~F}$ in Figure 38).


FIGURE 38. $\mathbf{G}=-1 V / V$ CHARACTERIZATION CIRCUIT

## Getting the Lowest Noise

A very low noise op amp like the EL5236 will only deliver a low output noise if the resistor values used to implement the design add a noise contribution that is also low. Figure 39 shows the full noise model for a non-inverting configuration.


FIGURE 39. OP AMP NON-INVERTING NOISE ANALYSIS CIRCUIT
Each of these voltage and current noise terms will contribute to an output noise power. Getting the gains for each, then squaring, summing, and then taking the square root will give the combined output spot noise using the model of Figure 39 as shown in Equation 1:

$$
\begin{equation*}
e_{o}=\sqrt{\left(e_{n}^{2}+\left(i_{n} R_{s}\right)^{2}+4 k T R_{s}\right) *(N G)^{2}+\left(i_{i} R_{f}\right)^{2}+4 k T R_{f}(N G)} \tag{EQ.1}
\end{equation*}
$$

The source resistor shows up combining with the op amps non-inverting input voltage noise to give a total non-inverting input noise that then gets the full noise gain to the output. As a point of reference, solve for where those noise terms equal the contribution from just the op amp voltage noise. This is given in Equation 2 and evaluating this for the 1.5 nV and 1.8 pA input noise terms gives Rs $=136 \Omega$.

$$
\begin{equation*}
R_{s}=\frac{2 k T}{i_{n}^{2}}\left(\sqrt{1+\left(\frac{e_{n} i_{n}}{2 k T}\right)^{2}}-1\right) \tag{EQ.2}
\end{equation*}
$$

Similarly, compare the output noise due to just the non-inverting input noise voltage to the terms on the inverting node in Equation 1. Solving for equality there (to get a maximum Rf value to limit the inverting side noise contributions at the output), gives Equation 3. Evaluating this for 1.5 nV and 1.8 pA input noise terms at a $N G=2$ gives an $R f=272 \Omega$.

$$
\begin{equation*}
R_{f}=\frac{2 k T}{i_{n}^{2}} N G\left(\sqrt{1+\left(\frac{e_{n} i_{n}}{2 k T}\right)^{2}}-1\right) \tag{EQ.3}
\end{equation*}
$$

This simplified analysis indicates the $402 \Omega$ used for the non-inverting characterization is already starting to dominate the output noise at a gain of 2 . Going up in gain, with a fixed $R f=402 \Omega$, will quickly make those input side terms dominant.

This approximate analysis is intended to show the importance of working with relatively low resistor values if the low noise of the EL5236 is to be retained. It also shows why, with an inverting configuration, it is important to either keep a low impedance on the non-inverting input and/or add a noise shunting capacitor across it.

## DC Precision

The EL5236 offers extremely low input offset voltage and input offset current. To take full advantage of the very low offset current ( $< \pm 500 \mathrm{nA}$ ), the source resistance looking out of the two inputs must be matched. Figure 40 shows the output DC offset analysis circuit.


FIGURE 40. OUTPUT DC OFFSET ANALYSIS CIRCUIT
If $R s=R f| | R g$ is imposed on the design, the total output offset will be given by Equation 4:

$$
\begin{equation*}
V_{o s}= \pm V_{i o} * N G \pm I_{o s} * R_{f} \tag{EQ.4}
\end{equation*}
$$

Putting in the specified worst case limits of $\pm 3 \mathrm{mV}$ for the offset voltage and $\pm 500$ nA for the offset current into a $N G=2$ and $R f=402 \Omega$ condition would give an output DC error envelope of $\pm 6.2 \mathrm{mV}$. This is assuming the Rs is set to $201 \Omega$. To change Figure 37 to a $201 \Omega$ Rs, add a $175 \Omega$ in series with the V+ node from the $50 \Omega$ termination. This will reduce the output offset induced from the lb terms to the $\pm 0.2 \mathrm{mV}$ part of the $\pm 6.0 \mathrm{mV}$ computed above - at the cost of a bit higher input noise.
A second issue would be the tempco of the output offset voltage. To the extent that the output is dominated by the offset voltage term, its drift will dominate. The specified typical input Vos drift is $-300 \mathrm{nV} /{ }^{\circ} \mathrm{C}$. Continuing this example, that would give a typical output drift of $-0.6 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Over a $+50^{\circ} \mathrm{C}$ ambient range, this would map to only a $30 \mu \mathrm{~V}$ shift in the output offset voltage.

## Active Filter Designs

Being a low gain stable wideband VFA op amp, the EL5236 is particularly suited to differential I/O active filters, as shown in Figure 1. That relatively complex example gives a $5^{\text {th }}$ order Butterworth filter as part of an output stage interface to a complementary DAC output current. These DAC output stages generate both a common mode voltage and a differential signal at the termination resistors to ground. The design of Figure 1 gets the real pole as part of that termination then implements the two complex pole pairs as an SKF stage followed by an MFB stage. This gives much better stop band rejection using the $2^{\text {nd }}$ MFB stage and allows an easy place to introduce a common mode level shift to remove the DAC output common mode. This was used to return the final output to be a ground centered
differential signal. The MFB design of the output stage uses a feedback capacitor inside the filter that normally expects a unity gain stable op amp for implementation. Adding the two capacitors to ground on the inverting inputs of this stage shapes the noise gain up at higher frequencies holding this stage stable.

Simpler designs are possible as shown in Figure 41. This is a single stage gain of 2 Butterworth filter with a 20 MHz cutoff. Even with the 300 MHz gain bandwidth product of the EL5236, this is a fairly high frequency filter to attempt with this relatively limited amplifier bandwidth margin. In this case, the $\mathrm{Rf}=\mathrm{Rg}=649 \Omega$ is also being set to get bias current cancellation for improved output DC precision along with the necessary gain of 2 setting for the design.


FIGURE 41. GAIN $=+\mathbf{2 V} / \mathrm{V}, 20 \mathrm{MHZ}$ 2nd ORDER BUTTERWORTH LOW PASS ACTIVE FILTER

This design was produced using the Intersil online active filter designer which includes an amplifier bandwidth adjustment in the R1 and R2 values. It is a general active filter tool tailored to the available precision and high speed op amps from Intersil. It is available at the following link:

## http://web.transim.com/iSimFilter/Pages/DesignReq.aspx

As shown in the simulated vs. ideal curves of Figure 42, the design is doing a very good job of matching the ideal response through 80 MHz . All SKF filters deviate from the ideal roll-off at higher frequencies due to the increase in output impedance as the amplifier bandwidth is approached.


FIGURE 42. SIMULATED vs IDEAL FILTER RESPONSE COMPARISON

## Shutdown Operation (EL5237 only)

EL5237 has the feature to enable or disable each amplifier to save power when not in use. Pulling low will enable the amplifier and pulling high will disable the amplifier. Refer to the "Electrical Specifications" tables for appropriate values to use.

## Power Supply De-coupling and Layout

Short feedback loop is essential in the layout of the op amp board as well as minimizing the capacitance around the inverting/non-inverting input pins and output pins. A $0.1 \mu \mathrm{~F}$ ceramic capacitor placed close to the supply pins allows for proper supply de-coupling.

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE | REVISION |  |
| :---: | :--- | :--- |
| March 31, 2011 | FN7833.0 | Initial release |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: EL5236, EL5237

To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff
FITs are available from our website at: http://rel.intersil.com/reports/sear

## Package Outline Drawing

M8.118A
8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09


TOP VIEW


SIDE VIEW 1


TYPICAL RECOMMENDED LAND PATTERN


DETAIL "X"

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994.
3. Plastic or metal protrusions of $\mathbf{0 . 1 5 m m}$ max per side are not included.
4. Plastic interlead protrusions of 0.25 mm max per side are not included.
5. Dimensions "D" and "E1" are measured at Datum Plane "H".
6. This replaces existing drawing \# MDP0043 MSOP 8L.

## Package Outline Drawing

M10.118A (JEDEC MO-187-BA)
10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09


TYPICAL RECOMMENDED LAND PATTERN


NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Plastic or metal protrusions of $\mathbf{0 . 1 5 m m}$ max per side are not included.
4. Plastic interlead protrusions of $\mathbf{0 . 2 5 m m}$ max per side are not included.
5. Dimensions "D" and "E1" are measured at Datum Plane "H".
6. This replaces existing drawing \# MDP0043 MSOP10L.

## Package Outline Drawing

## M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09


DETAIL "A"


NOTES:

1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$
4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25 mm per side.
5. The pin \#1 identifier may be either a mold or mark feature.
6. Reference to JEDEC MS-012.
