L9947

## QUAD HALF-BRIDGE AND SINGLE HIGH-SIDE DRIVER

- LOW CONSUMPTION IN STANDBY MODE ( $<100 \mu \mathrm{~A}$ AT ROM TEMP; < $150 \mu \mathrm{~A}$ AT $130^{\circ} \mathrm{C}$ )
- TWO HALF BRIDGES FOR 3A LOAD ( $R_{\text {DSON }}=0.25 \Omega$ TYP; $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ )
- TWO HALF BRIDGES FOR 0.5A LOAD (RDSON $=2.5 \Omega$ TYP; $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ )
- HIGH SIDE DRIVER FOR 2.5A LOAD (RDSON $=0.45 \Omega$ TYP; $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ )
- DIRECT CONTROLLED BY $\mu \mathrm{C}$ (MULTIPLEX SYSTEM)
- OUTPUT HIGH/LOW LEVEL DIAGNOSTIC
- OVERCURRENT SWITCH OFF AND DIAGNOSTIC
- OVERTEMPERATURE DIAGNOSTIC BEFORE SWITCH OFF
- OPEN LOAD DIAGNOSTIC


## DESCRIPTION

The L9947 is a bus controlled power interface in-

tended for automotive applications reatized in multipower BCD60II technology. Lo to three DC motors and one grounded revistio load can be driven with its four half-brince and one high-side driver power outputs. The m crocomputer compatible bidirectional parp.iel bus allows several interfaces connected on the same bus (multiplex system). The ful: dia ostic information is available on the bus.

BLOCK DIAGRAM
-- -


November 2001

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | DC Supply Voltage | 26 | V |
|  | Single Pulse $\mathrm{t}_{\text {max }}<400 \mathrm{~ms}$ | 40 | V |
| Is | Negative Supply Current | -9 | A |
| $\mathrm{V}_{\mathrm{CC}}$ | Stabilized Supply Voltage | -0.3 to 6 V | V |
| $\begin{gathered} \mathrm{V}_{\text {CSN }}, \mathrm{V}_{\text {RWN }} \\ \mathrm{V}_{\text {MODE }} \end{gathered}$ | Digital Input Voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{V}_{\mathrm{D} 0 \text {-D3 }}$ | Digital Input/ Output Voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| IOUT1- OUT5 | Output Current Power | internal limited |  |
| $\mathrm{T}_{\mathrm{j}}$ | Operating Junction Temperature | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text {-SD }}$ | Thermal Shutdown Junction Temperature | $\min 150$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { - } \mathrm{HYS}}$ | Thermal Junction Temperature Hysteresis | 20 | K |

## PIN CONNECTION

(

## THERMAL DATA

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{R}_{\text {th } j \text {-amb }}$ | Thermal Resistance Junction Ambient $\mathrm{P}_{\text {tot }}=25 \mathrm{~W}$; free air; DC | 38 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{Z}_{\text {th }} j$-amb |  |  |  | |  Thermal Resistance Junction Ambient still air;  |
| :--- |
|  single pulse $t \mathrm{p}=20 \mathrm{~s}$ |$_{{ }^{\circ} \mathrm{C} / \mathrm{W}}$

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{S}}=8$ to $16 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=4.5$ to $5.5 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$;unless otherwise specified; the voltage are refered to GND and currents are assumed positive, when the current flows into the pin.)
SUPPLY:

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | DC Supply Current | $\mathrm{V}_{\mathrm{S}}=16 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$; (status 8) |  | 5 |  | mA |
| Is | DC Supply Current | $\mathrm{V}_{S}=16 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$; (status 8 ) |  | 10 |  | mA |
| Icc + IS | Sum Supply Current ${ }^{(1)}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { lout1 }=\text { lour2 }=\text { lout3 }=\text { lout } 4= \\ & \text { louts }=0 ; \text { Standby } \\ & \mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}, \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{j}}>25^{\circ} \mathrm{C} \end{aligned}$ |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}<14 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \text { lout }=0 ; \\ & \text { (status } 17) ; \end{aligned}$ |  |  | 3 | mA |
| Vsovt | Overvoltage Shutdown Threshold |  | 17 |  | 25 | V |

CONTROL INPUTS: CNS, R/WN, MODE

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{INL}}$ | Input Low Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  | 1.5 | V |
| $\mathrm{~V}_{\mathbb{I N H}}$ | Input High Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | 3.5 |  |  | V |
| $\mathrm{~V}_{\mathbb{N H y s t}}$ | Input Hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ;$ | 0.5 |  |  | V |
| $\mathrm{I}_{\mathrm{INL}}$ | Input Current Low | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{IN}}=0$ | -10 |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{INH}}$ | Input Current High (with <br> exception of CSN Input) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | -10 |  | 10 | $\mu \mathrm{~A}$ |
| RCsN | Input Resistance to GND (pull <br> down at CSN pin) |  | 20 |  |  | $\mathrm{~K} \Omega$ |

DATA INPUT: D0 - D3

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DINL}}$ | Input Low Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{MODE}=0$ |  |  | 1.5 | V |
| $\mathrm{~V}_{\mathrm{DINH}}$ | Input High Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{MODE}=0$ | 3.5 |  |  | V |
| $\mathrm{~V}_{\mathrm{DINH}}$ | Input Hysteresis | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{MODE}=0$ | 0.5 |  |  | V |
| $\mathrm{I}_{\mathrm{DINL}}$ | Input Current Low | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{IN}}=0$ | -10 |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DINH}}$ | Input Current High | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | -10 |  | 10 | $\mu \mathrm{~A}$ |

## DATA OUTPUT: D0 - D3

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DOL}}$ | Output Low Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=0.5 \mathrm{~mA} ; \mathrm{MODE}$ <br> $=1$ |  |  | 0.6 | V |
| $\mathrm{~V}_{\mathrm{DINH}}$ | Input High Level | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=0.5 \mathrm{~mA} ;$ MODE <br> $=1$ | 4 |  |  | V |

Note (1): Off-State Leakage Current of each single output $\leq 25 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}$.

## ELECTRICAL CHARACTERISTICS (continued) <br> OUTPUTS:

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ron out1 | On Resistance to Supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 0.5 \mathrm{~A} \end{aligned}$ |  |  | 6 | $\Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}} \geq 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 0.5 \mathrm{~A} \end{aligned}$ |  |  | 3.95 | $\Omega$ |
| Ron out2 | On Resistance to Supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 0.5 \mathrm{~A} \end{aligned}$ |  |  | 6 | $\Omega$ |
|  |  | $\begin{aligned} & V_{S} \geq 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 0.5 \mathrm{~A} \end{aligned}$ |  |  | 3.95 | $\Omega$ |
| Ron out3 | On Resistance to Supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 2.5 \mathrm{~A} \end{aligned}$ |  |  | 600 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}} \geq 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 2.5 \mathrm{~A} \end{aligned}$ |  |  | 395 | $\mathrm{m} \Omega$ |
| Ron out4 | On Resistance to Supply or GND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 2.5 \mathrm{~A} \end{aligned}$ |  |  | 600 | $m \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}} \geq 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }= \pm 2.5 \mathrm{~A} \end{aligned}$ |  |  | 395 | $m \Omega$ |
| Ron outs | On Resistance to Supply | $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ;$ lout $=-2 \mathrm{~A}$ |  |  | 1.0 | $\Omega$ |
|  |  | $\begin{aligned} & V_{S} \geq 10 \mathrm{~V} ; \mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C} ; \\ & \text { lout }=-2 \mathrm{~A} \end{aligned}$ |  |  | 0.7 | $\Omega$ |
| \|lout1 | | Output Current Limitation to Supply or GND | For the function of the short circuit current limitation see the functional description (pag....) | 0.67 |  | 2 | A |
| \|lout2 | | Output Current Limitation to Supply or GND |  | 0.67 |  | 2 | A |
| \|lоит3 | | Output Current Limitation to Supply or GND |  | 4 |  | 12 | A |
| \|lout4 | | Output Current Limitation to Supply or GND |  | 4 |  | 12 | A |
| \|louts | | Output Current Limitation to GND |  | 2.5 |  | 7.5 | A |
| lout1 | Output Current | $\mathrm{V}_{\text {OUT } 1}=2.5 \mathrm{~V}$; (status 18) | 5 |  | 15 | mA |
| loutt2 | Output Current | $\mathrm{V}_{\text {Out2 }}=2.5 \mathrm{~V}$; (status 18) | 5 |  | 15 | mA |
| lout3 | Output Current | $\mathrm{V}_{\text {Out } 3}=2.5 \mathrm{~V}$; (status 18) | 5 |  | 15 | mA |
| lout4 | Output Current | $\mathrm{V}_{\text {OUT } 4}=2.5 \mathrm{~V}$; (status 17) | 80 |  | 500 | mA |
|  |  | $\mathrm{V}_{\text {OUT } 4}=\mathrm{V}_{\text {S }}-2.5 \mathrm{~V}$; (status 16 or 18) | -80 |  | -500 | mA |
| lout5 | Output Current | $\mathrm{V}_{\text {OUT5 }}=\mathrm{V}_{\mathrm{S}}-2.5 \mathrm{~V}$; (status 18) | -5 |  | -15 | mA |
| Vout1-5 | Output Voltage Detection Thresholds | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{S}}=13 \mathrm{~V} \text {; (status } 11 \text { ) } \\ & \text { LOW } \\ & \text { HIGH } \\ & \text { HYSTERESIS } \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 0.4 \mathrm{~V}_{\mathrm{s}} \\ & 0.6 \mathrm{~V}_{5} \\ & 0.2 \mathrm{~V}_{\mathrm{s}} \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 8.1 \end{aligned}$ | V V V |
| TJot | Overtemperature Detection Thresholds | status 12-15 |  | 130 |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | steady state t $>20 \mathrm{~ms}$ | 125 |  | $<T_{\text {JSD }}$ | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{t}_{\text {ISC }}$ | Overcurrent Switch off Time |  | 50 |  |  | $\mu \mathrm{s}$ |
| fosc | Internal Oscillator Frequency |  |  | 250 |  | KHz |

## APPLICATION CIRCUIT DIAGRAM

Fogure 1: Recommended Application Circuit.


## FUNCTIONAL DESCRIPTION

The L9947 is a power interface circuit designed for a multiplex system controlled by a parallel $\mu \mathrm{C}$ bus. The bus consists of four bidirectional data wires D0 - D3 and three control wires read/write (R/WN), mode (MODE) and chip select (CSN).

The device needs two supply voltages. The first voltage supplies the half bridges, high side driver and its driving part. The second one is a 5 V stabilized supply. The function of the device in the typical operating modes is described in the following tables.

## Output Activating/write Table 1

| Status | CSN | R/WN | MODE | D0 | D1 | D2 | D3 | OUT1 | OUT2 | OUT3 | OUT4 | OUT5 | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | X | X | X | X | X | X | AB | AB | AB | AB | AB | Hold output behavious as programmed before |
| 2 | 1] | 0 | 0 | 0 | 0 | 0 | 0 | T | T | T | T | T | All Outputs, Standby mode |
| 3 | 1] | 0 | 0 | 0 | 0 | 1 | 0 | SRC | T | T | SNK | T | M1, right |
| 4 | 1] | 0 | 0 | 1 | 1 | 0 | 0 | SNK | T | T | SRC | T | M1, left |
| 5 | 1] | 0 | 0 | 1 | 0 | 1 | 0 | T | SRC | T | SNK | T | M2, right |
| 6 | 1[ | 0 | 0 | 0 | 1 | 0 | 0 | T | SNK | T | SRC | T | M2, left |
| 7 | 7 | 0 | 0 | 0 | 1 | 1 | 0 | T | T | SRC | SNK | T | M3, right |
| 8 | 7] | 0 | 0 | 1 | 0 | 0 | 0 | T | T | SNK | SRC | T | M3, left |
| 9 | 15 | 0 | 0 | 1 | 1 | 1 | 0 | SNK | SNK | SNK | SNK | T | Braking |
| 10 | 7] | 0 | 0 | 0 | 0 | 0 | 1 | T | T | T | T | SRC | High side driver |

Notes:
Where $\mathrm{CSN}=0$ the device is (for $\mathrm{t} \leq 100 \mu \mathrm{~s}$ ) transparent, in this condition any change of Data D0 ... D3 will lead to the apprpriate output response. Deselecting the circuit (CSN ) the last programmed status will be stored.

Diagnostic / read. Table 2:
In readout modes the port D0 .... D3 is acting as an output showing the conditions detected before.

| Status | CSN | R/WN | MODE | D0 | D1 | D2 | D3 | Function |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 | $1 \Gamma$ | 1 | 0 | OUT1 | OUT2 | OUT3 | OUT4 | OUT1, OUT2, | OUT3, | OUT4; |
| 12 | $1 \Gamma$ | 1 | 1 | 0 | 0 | OT | OUT5 | $\cdot$ | No failure, | OT, | OUT5; 1

Diagnostic / write. Table 3:
Diagnostic modes are used to check the load status for broken or shorted wires.

| Status | CSN | R/WN | MODE | D0 | D1 | D2 | D3 | OUT1 | OUT2 | OUT3 | OUT4 | OUT5 | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16 | ] | 0 | 1 | 0 | 1 | 0 | X | T | T | T | $\begin{aligned} & 140 \mathrm{~mA} \\ & \text { SRC } \end{aligned}$ | T |  |
| 17 | 1] | 0 | 1 | 1 | 0 | 0 | X | T | T | T | 140 mA SNK | T | $\mathrm{I}_{\mathrm{s}} \mathrm{l}_{\mathrm{cc}} \leq 1 \mathrm{~mA}$ for $\mathrm{I}_{\text {OUT } 4}=0$ |
| 18 | 7 | 0 | 1 | 0 | 1 | 1 | X | $\begin{aligned} & \hline 10 \mathrm{~mA} \\ & \text { SNK } \end{aligned}$ | $\begin{aligned} & \hline 10 \mathrm{~mA} \\ & \text { SNK } \end{aligned}$ | $\begin{aligned} & \hline 10 \mathrm{~mA} \\ & \text { SNK } \end{aligned}$ | $\begin{aligned} & \hline 140 \mathrm{~mA} \\ & \text { SRC } \end{aligned}$ | $\begin{aligned} & \hline 10 \mathrm{~mA} \\ & \mathrm{SRC} \end{aligned}$ |  |

Standby and clear / write. Table 4:
$\left.\begin{array}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}\hline \text { Status } & \text { CSN } & \text { R/WN } & \text { MODE } & \text { D0 } & \text { D1 } & \text { D2 } & \text { D3 } & \text { OUT1 } & \text { OUT2 } & \text { OUT3 } & \text { OUT4 } & \text { OUT5 } & \text { Function } \\ \hline 19 & \mathrm{I} & 0 & 0 & 1 & 1 & 1 & 1 & \mathrm{~T} & \mathrm{~T} & \mathrm{~T} & \mathrm{~T} & \mathrm{~T} & \text { Clear } \\ \hline 20 & 0 & \mathrm{X} & \mathrm{X} & \mathrm{X} & \mathrm{X} & \mathrm{X} & \mathrm{X} & \mathrm{T} & \mathrm{T} & \mathrm{T} & \mathrm{T} & \mathrm{T} & \begin{array}{c}\text { Clear, Static CSN }=0 \text { will } \\ \text { force clear status and } \\ \text { standby after 100 }\end{array} \\ \text { without respect of data } \\ \text { inputs }\end{array}\right]$

Symbols:
1: Logic High
0: Logic Low
T: Tristate
X: Don't care

AB: As before
1[ Low pulse t < $100 \mu \mathrm{~s}$
SRC: Source
SNK: Sink
OT: Overtemperature

OVC1: Overcurrent 1
OVC2: Overcurrent 2
OVV: Overvoltage
OUTX:

- High if output voltage

Figure 2: System Startup Sequence


## SYSTEM STARTUP (figure 2)

It is not mandatory that Vs is present before Vcc . With the presence of the Vcc the internal logic would be reseted and the system restarts under control of the inputs. If CSN $=0$ for more than $100 \mu \mathrm{~s}$ after the presence of Vcc the standby mode is activated. Standby is also activated when the CSN and VCC would be high at the same
time. When CSN = 0 and Vcc goes up, the device is not controlled by the bus. The outputs remain in tristate but the current consumption is larger than $100 \mu \mathrm{~A}$. A high - low - signal at the CSN - wire is mandatory to control the outputs. There is no undervoltage detection level for the supply voltage VS implemented. The VCC should be supplied from the same voltage supply as the driver of the D0-D3 pins (eg. $\mu \mathrm{C}$ ).

DATA TRANSFER AND OUTPUTS ACTIVATING (Figure 3)
The half bridges of OUT1, OUT2 and OUT3 can be used with OUT4 to drive three bidirectional motors in full bridge configuration as shown in fig. 1 Only one motor can be driven in the same time. The $\mu \mathrm{C}$ writes the corresponding word status 1 till 10 at the bus and latch it with a low pulse in the L9947. So the motor is activated. To stop the motor it is useful to insert a braking phase (status 9 ). In the braking condition there are all low side DMOS of the half bridges switched-on in this case the flyback currents flows through the low side switches instead of the intrinsic diodes of the half bridges. After that, the half bridges could be switched in tristate ( T ). The high side driver, OUT5 can be switched only when all
the half bridges are in tristate status 10.
The $\mu \mathrm{C}$ works always as master and the L9947 Power Interface as slave. That means: the $\mu \mathrm{C}$ starts the communication between the Power Interface and itself with low transition at the CSN line. $\operatorname{CSN}=0, R / W N=0$ the L9947 reads the data at the bus and execute the command as shown in tables $1,3,4$ (write mode). The high slope of the CSN stores the last command and execute it further. All inputs are disabled if CSN $=1$.
So the bus can be used for another device. With CSN $=0$ and R/WN $=1$ the L9947 writes the status of the diagnostic at the parallel bus until CSN becomes high (table 2; status $\mu+15$ ) (read mode). The power outputs maintain the same status as before.

Figure 3: Signal sequence for data transfer to switch M1 right, read the output status, brake the motor and activate the standby mode.

[^0]Bus Timing (figure 4)
The bus signal must be defined $t 3=1 \mu$ s before CSN goes low. It is allowed to change the level of R/WN during CSN $=0$. The other signals could be changed. To store a command it is mandatory to fix the D0 - D3 and MODE signals $t 9=1 \mu$ s before the positive edge of CSN.
OVERCURRENT AT OUT1 - OUT5:
The output currents of OUT1 - OUT5 are internally limited. This is realized in the following way:

When the output current reaches a certain level (see pag...) the Gate - Source voltage will be clamped to a lower level. The output current is now limited and follows the output ID, UDS characteristic for this Gate - Source voltage. An internal timer starts when the output voltage drop (Drain - Source) increases above 0.4 Vs .
After $100 \mu$ s typ. the output is switched OFF and the corresponding overcurrent bit (OVC1 or OVC2) will be set. The outputs can be activated again with the next input data word.

Figure 4: Bus and Outputs Timing Diagram


TIMING CHARACTERISTICS

| Symbol | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{1}$ | Width of CSN Low | 20 |  | $90^{\star}$ | $\mu \mathrm{s}$ |
| $\mathrm{t}_{2}$ | Width of CSN High | 10 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{3}$ | Input Signals Before Negative Cdge of CSN | 1 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{4}$ | Input Signals After Positive Edge of CSN | 1 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{5}$ | Valid Diagnostic Data |  |  | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{6}$ | Valid Diagnostic Data |  |  | 10 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{7}$ | Delay Time from Input to Power Output, VS = 13V |  |  | 300 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{8}$ | CSN = Low Duration (Pulse Length) for CLEAR of latched Data | 100 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{9}$ | Input Data Before Positive Edge of CSN Which Should be Latched | 1 |  |  | $\mu \mathrm{~s}$ |

$t_{1}$ and $t_{5}$ are derived from the internal oscillator frequency
$t_{7}$ varies with the supply voltage $V_{s}$, relating to the output voltage slope limitation
(*) for $\mathrm{t}_{1} \geq 100 \mu \mathrm{~s}$ the latched data will be reseted due to CLEAR (status 20)

Diagnostic (TABLE 2; STATUS 11-15):
The diagnostic delivers the information of the output voltage status (high or low) at the outputs OUT1 - OUT5, overcurrent, overvoltage shutdown and over temperature. The output voltage detection is done by hysteresis comparators with thresholds at 0.4 VS and 0.6 VS . The overcurrent (OVC) information is latched till a new or repeated write command was received. The OVC1 is set to high with the overcurrent condition at any of the half-bridge outputs. OVC2 error bit will be set with the overcurrent condition at OUT5. The overvoltage ( OVV ) is high till the supply voltage Vs exceeds the overvoltage threshold of 20 V typ.
The overtemperature ( OT ) is high if the junction temperature is less than typ. 30 Kevin below the thermal shutdown junction temperature (TJSD).

## Detection of Load Interruption

(TABLE 3):
The outputs OUT1 - OUT4 are connected by the motors in the application. The output OUT4 can be switched as current source or sink with typ. 140 mA current capability (status $16+17$ ). The sum of current consumption is $<1 \mathrm{~mA}$ if the output current lout4 $=0$ (status 17). The diagnostic of the output voltage delivers the information if one or more of the half bridges is shorted to Vs or GND or the motor connections are interrupted. In status 18 the outputs OUT1 - OUT3 are switched as current sinks (typ. 10mA), OUt4 and OUt5 as current sources (OUT4 140mA, OUT5 10mA). With this current the influence of leakage currents and oxidized contacts is eliminated.

## Standby (TABLE!; STATUS 2):

The L9947 is set in standby mode with the positive edge of CSN when all other inputs are low. All latched data will be cleared and the inputs and outputs are in tristate.
The total current consumption is less than $100 \mu \mathrm{~A}$. $\mathrm{CSN}=0$ quits the standby. All latched data are cleared.

## Clear (TABLE 4: STATUS 20):

If the chip select is low for ore than TCLR $=100 \mu \mathrm{~s}$, the internal latched data will be cleared and the outputs become tristate. Repetitive high low edges activate the inputs again. Also a broken CSN-wire activates this clear function due to the internal pull down resistor at CSN input. After a clear, the L9947 goes in standby and can be
wake up with a negative edge of CSN.

## Thermal Shutdown:

When the junction temperature increases above TJsD the power DMOS transistors are switched off until the junction temperature drops below the value TJSD - TJHYST.

## Clamp Current of The Power Outputs:

For output voltages 10 V and larger a clamp current of appr. $50 \mu \mathrm{~A}$ will flow in the power outputs due to the internal gate-source voltage limitation, when the device is not in standby.

## Overvoltage Shutdown:

When the supply voltage VS exceeds the overvoltage threshold Vsqvt, typ. 20V,the outputs OUT1 - OUT5 go in tristate condition. If the supply voltage goes under the overvoltage shutdown treshold, the status is the same as before the overvoltage condition occurred.

## Undervoltage:

In the voltage range $2 \mathrm{~V}<\mathrm{Vcc}<4 \mathrm{~V}$ the internal logic is reseted and all outputs go in tristate. Also ground spikes on the Vcc reset the logic. After an internal reset of the logic, the L9947 is controlled again by the inputs.

## Ground Interrupt:

The L9947 is protected against interruption. The output OUt5 switches off at ground interruption. The outputs OUT1 - OUt4 are driven in full bridge configuration as shown in the application. There is no path through the load or direct to another ground. Thus, the device protected.

## Vcc Interruption

If the supply voltage Vs is present and Vcc is interrupted or not supplied, than two cases can be distinguished:

1 The data pins D0 - D3 are not driven by the $\mu \mathrm{C}$ or they are low. So the outputs OUT1 OUT5 and D0 - D3 are in tristate.
2 One of the pins D0 - D3 is driven high the $\mu \mathrm{C}$. This pin supplies the VCC pin by the drain-bulk-diode of the p-channel mos (fig.5). Depending of the CSN, R/WN and MODE inputs some undesiderable functions can occur.

Figure 5: Supply Current Path at Vcc Interruption


| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 5 |  |  | 0.197 |
| B |  |  | 2.65 |  |  | 0.104 |
| C |  |  | 1.6 |  |  | 0.063 |
| D |  | 1 |  |  | 0.039 |  |
| E | 0.49 |  | 0.55 | 0.019 |  | 0.022 |
| F | 0.66 |  | 0.75 | 0.026 |  | 0.030 |
| G | 1.02 | 1.27 | 1.52 | 0.040 | 0.050 | 0.060 |
| G1 | 17.53 | 17.78 | 18.03 | 0.690 | 0.700 | 0.710 |
| H1 | 19.6 |  |  | 0.772 |  |  |
| H2 |  |  | 20.2 |  |  | 0.795 |
| L | 21.9 | 22.2 | 22.5 | 0.862 | 0.874 | 0.886 |
| L1 | 21.7 | 22.1 | 22.5 | 0.854 | 0.870 | 0.886 |
| L2 | 17.65 |  | 18.1 | 0.695 |  | 0.713 |
| L3 | 17.25 | 17.5 | 17.75 | 0.679 | 0.689 | 0.699 |
| L4 | 10.3 | 10.7 | 10.9 | 0.406 | 0.421 | 0.429 |
| L7 | 2.65 |  | 2.9 | 0.104 |  | 0.114 |
| M | 4.25 | 4.55 | 4.85 | 0.167 | 0.179 | 0.191 |
| M1 | 4.63 | 5.08 | 5.53 | 0.182 | 0.200 | 0.218 |
| S | 1.9 |  | 2.6 | 0.075 |  | 0.102 |
| S1 | 1.9 |  | 2.6 | 0.075 |  | 0.102 |
| Dia1 | 3.65 |  | 3.85 | 0.144 |  | 0.152 |
| H |  |  |  |  |  |  |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics
© 2001 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.

## http://www.st.com


[^0]:    

