# **Protected Power MOSFET**

# 2.6 A, 52 V, N-Channel, Logic Level, Clamped MOSFET w/ ESD Protection

## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise specified)

| Rating                                     |               | Symbol                            | Value       | Unit |
|--------------------------------------------|---------------|-----------------------------------|-------------|------|
| Drain-to-Source Voltage Internally Clamped |               | $V_{DSS}$                         | 52-59       | ٧    |
| Gate-to-Source Voltage - Continuous        |               | $V_{GS}$                          | ±15         | ٧    |
| Operating and Storage Temperature Range    |               | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150  | °C   |
| Electro-Static Discharge Capability        | (HBM)<br>(MM) | ESD                               | 5000<br>500 | ٧    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.



## ON Semiconductor®

http://onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## $\textbf{MOSFET ELECTRICAL CHARACTERISTICS} \ (T_J = 25^{\circ}C \ unless \ otherwise \ specified) \ (Note \ 1)$

| Charac                                                                                                                                                                                             | teristic                                                                                                               | Symbol               | Min | Тур               | Max               | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                |                                                                                                                        |                      | •   |                   | •                 |      |
| Drain-to-Source Breakdown Voltage (V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1.0 mA, T <sub>J</sub> = 25°C)                                                                                          |                                                                                                                        | V <sub>(BR)DSS</sub> | 52  | 55                | 59                | V    |
| Zero Gate Voltage Drain Current (V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V)                                                                                                                    |                                                                                                                        | I <sub>DSS</sub>     |     |                   | 10                | μΑ   |
| Gate-Body Leakage Current $(V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V})$ $(V_{GS} = \pm 14 \text{ V}, V_{DS} = 0 \text{ V})$                                                                   |                                                                                                                        | I <sub>GSS</sub>     |     | ±22               | ±10               | μΑ   |
| ON CHARACTERISTICS                                                                                                                                                                                 |                                                                                                                        |                      |     |                   |                   |      |
| Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = 100 \mu A)$                                                                                                                                        |                                                                                                                        | V <sub>GS(th)</sub>  | 1.3 | 1.75              | 2.5               | V    |
| Static Drain-to-Source On-Resistance ( $V_{GS} = 3.5 \text{ V}$ , $I_D = 0.6 \text{ A}$ ) ( $V_{GS} = 4.0 \text{ V}$ , $I_D = 1.5 \text{ A}$ ) ( $V_{GS} = 10 \text{ V}$ , $I_D = 2.6 \text{ A}$ ) |                                                                                                                        | R <sub>DS(on)</sub>  |     | 190<br>165<br>107 | 380<br>200<br>125 | mΩ   |
| SOURCE-DRAIN DIODE CHARACTERISTICS                                                                                                                                                                 |                                                                                                                        |                      |     |                   |                   |      |
| Forward On-Voltage                                                                                                                                                                                 | I <sub>S</sub> = 2.6 A, V <sub>GS</sub> = 0 V<br>I <sub>S</sub> = 2.6 A, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125°C | V <sub>SD</sub>      |     | 0.81<br>0.66      | 1.5               | V    |

<sup>1.</sup> Wafers tested prior to sawing or shipped as whole wafers.

## **ORDERING INFORMATION**

| Device     | Shipping     |
|------------|--------------|
| NCV8440CWP | Whole Wafers |



Figure 1. Wafer Mounted on Frame



Figure 2. Wafer Orientation on Frame

ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

NCV8440CWP/D