# 150 mA Very Low Iq Low Dropout Linear Regulator with Reset and Delay Reset

The NCV8665 is a precision 5.0 V fixed output, low dropout integrated voltage regulator with an output current capability of 150 mA. Careful management of light load current consumption, combined with a low leakage process, achieve a typical quiescent ground current of 30  $\mu$ A.

NCV8665 is pin for pin compatible with the NCV8675 and the NCV4275 and it could replace this part when lower output current, and very low quiescent current is required.

The output voltage is accurate within  $\pm 2.0\%$ , and maximum dropout voltage is 600 mV at full rated load current.

It is internally protected against 45 V input transients, input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features.

#### **Features**

- 5 V Fixed Output (3.3 V and 2.5 V Versions are Also Available)
- ±2.0% Output Accuracy, Over Full Temperature Range
- 40 μA Maximum Quiescent Current at I<sub>OUT</sub> = 100 μA
- 600 mV Maximum Dropout Voltage at 150 mA Load Current
- Wide Input Voltage Operating Range of 5.5 V to 45 V
- Internal Fault Protection
  - → -42 V Reverse Voltage
  - ◆ Short Circuit
  - Thermal Overload
- NCV Prefix for Automotive and Other Applications Requiring Site and Control Changes
- These are Pb-Free Devices



Figure 1. Block Diagram



#### ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



D<sup>2</sup>PAK 5-PIN DS SUFFIX CASE 936A





SOIC-8 D SUFFIX CASE 751



= Assembly Location

WL, L = Wafer Lot Y = Year

WW, W = Work Week

G or ■ = Lead Free Indicator

#### **PIN CONNECTIONS**

| D <sup>2</sup> PAK |                     | S    | OIC-8               |
|--------------------|---------------------|------|---------------------|
| Pin                | 1. V <sub>IN</sub>  | Pin  | 1. V <sub>IN</sub>  |
|                    | 2. RO               |      | 2. RO               |
| Tab,               | 3. GND*             |      | 3. D                |
|                    | 4. D                |      | 4. V <sub>OUT</sub> |
|                    | 5. V <sub>OUT</sub> |      | 5-8. GND            |
| * Tab is           | s connected to P    | in 3 |                     |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the dimensions section on page 9 of this data sheet.

#### **PIN DESCRIPTIONS**

| Symbol           | Function                                                                                                        |
|------------------|-----------------------------------------------------------------------------------------------------------------|
| V <sub>IN</sub>  | Unregulated input voltage; 5.5 V to 45 V; Battery Input Voltage. Bypass to GND with a 0.1 μF ceramic capacitor. |
| R <sub>O</sub>   | Reset Output; open collector active Reset (Accurate when V <sub>OUT</sub> > 1.0 V)                              |
| GND              | Ground; Pin 3 internally connected to Tab                                                                       |
| D                | Reset Delay; timing capacitor to GND for Reset Delay function                                                   |
| V <sub>OUT</sub> | Output; $\pm 2.0\%$ , 150 mA. 10 $\mu\text{F}$ , ESR < 16 $\Omega$                                              |

#### **ABSOLUTE MAXIMUM RATINGS**

| Pin Symbol, Parameter                     | Symbol             | Min  | Max  | Unit |
|-------------------------------------------|--------------------|------|------|------|
| V <sub>IN</sub> , DC Input Voltage        | V <sub>IN</sub>    | -42  | +45  | V    |
| V <sub>OUT</sub> , DC Voltage             | V <sub>OUT</sub>   | -0.3 | +16  | V    |
| Reset Output Voltage                      | V <sub>RO</sub>    | -0.3 | 25   | V    |
| Reset Output Current                      | I <sub>RO</sub>    | -5.0 | 5.0  | mA   |
| Reset Delay Voltage                       | $V_D$              | -0.3 | 7.0  | V    |
| Reset Delay Current                       | I <sub>D</sub>     | -2.0 | 2.0  | mA   |
| Storage Temperature                       | T <sub>STG</sub>   | -55  | +150 | °C   |
| ESD Capability, Human body Model (Note 1) | V <sub>ESDHB</sub> | 4000 |      | ٧    |
| ESD Capability, Machine Model (Note 1)    | V <sub>ESDMM</sub> | 200  |      | V    |
| Moisture Sensitivity Level                | MSL                |      | 1    | -    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. This device series incorporates ESD protection and is tested by the following methods:
  - ESD Human Body Model (HBM) tested per AEC-Q100-002 (EIA/JESD22-A 114C)
  - ESD Machine Model (MM) tested per AEC-Q100-003 (EIA/JESD22-A 115C)
- 2. Latchup Current Maximum Rating: ≤ 100 mA per JEDEC standard: JESD78.

# **OPERATING RANGE**

| Pin Symbol, Parameter         | Symbol   | Min | Max | Unit |
|-------------------------------|----------|-----|-----|------|
| Input Voltage Operating Range | $V_{IN}$ | 5.5 | 45  | V    |
| Junction Temperature          | $T_J$    | -40 | 150 | °C   |

# THERMAL RESISTANCE

| Parameter                    |                    | Symbol                     | Min | Max  | Unit |
|------------------------------|--------------------|----------------------------|-----|------|------|
| Junction to Ambient (Note 3) | D <sup>2</sup> PAK | $R_{	heta JA}$             | _   | 85.4 |      |
| Junction to Case (Note 3)    | D <sup>2</sup> PAK | $R_{	heta JC}$             | _   | 6.8  | 0000 |
| Junction to Ambient (Note 4) | SOIC-8             | $R_{	hetaJA}$              | -   | 138  | °C/W |
| Junction to Lead 6 (Note 4)  | SOIC-8             | $\Psi_{	heta 	extsf{JL6}}$ | _   | 21   | 1    |

- 3. As mounted on a 35x35x1mm FR4 PCB with a single layer of 100 mm<sup>2</sup> of 1 oz copper heat spreading area.
- As mounted on a 35x35x1mm FR4 PCB with a single layer of 100 mm<sup>2</sup> of 1 oz copper heat spreading area including traces directly connected
  to the leads.

#### Pb SOLDERING TEMPERATURE AND MSL

| Parameter                                                             | Symbol           | Min | Max    | Unit |
|-----------------------------------------------------------------------|------------------|-----|--------|------|
| Lead Temperature Soldering Reflow (SMD styles only), Pb-Free (Note 5) | T <sub>sld</sub> | -   | 265 pk | °C   |
| MSL, 8-Lead EP, LS Temperature 260°C                                  | MSL              | 1   |        | -    |

 This device series incorporates ESD protection and exceeds the following ratings: Human Body Model (HBM) ≤ 2.0 kV per JEDEC standard: JESD22–A114. Machine Model (MM) ≤ 200 V per JEDEC standard: JESD22–A115.

# **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 13.5 V, $T_J$ = -40°C to +150°C, unless otherwise specified

| Parameter                      | Symbol                                    | Test Conditions                                                                                                                                                                        | Min   | Тур        | Max        | Unit    |
|--------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|---------|
| OUTPUT                         | •                                         |                                                                                                                                                                                        | •     |            | •          |         |
| Output Voltage                 | V <sub>OUT</sub>                          | 0.1 mA $\leq$ I <sub>OUT</sub> $\leq$ 150 mA (Note 6)<br>6 V $\leq$ V <sub>IN</sub> $\leq$ 28 V                                                                                        | 4.900 | 5.000      | 5.100      | V       |
| Output Voltage                 | V <sub>OUT</sub>                          | $\begin{array}{l} 0 \text{ mA} \leq I_{OUT} \leq 150 \text{ mA} \\ 5.5 \text{ V} \leq V_{IN} \leq 28 \text{ V} \\ -40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C} \end{array}$ | 4.900 | 5.000      | 5.100      | V       |
| Line Regulation                | ΔV <sub>OUT</sub> versus V <sub>IN</sub>  | $I_{OUT} = 5 \text{ mA}$ $8 \text{ V} \leq \text{V}_{IN} \leq 32 \text{ V}$                                                                                                            | -25   | 5          | +25        | mV      |
| Load Regulation                | ΔV <sub>OUT</sub><br>Vs. I <sub>OUT</sub> | 1 mA ≤ I <sub>OUT</sub> ≤ 150 mA (Note 6)                                                                                                                                              | -35   | 5          | +35        | mV      |
| Dropout Voltage                | V <sub>IN</sub> – V <sub>OUT</sub>        | I <sub>OUT</sub> = 100 mA (Notes 6 and 7)<br>I <sub>OUT</sub> = 150 mA (Notes 6 and 7)                                                                                                 |       | 200<br>250 | 500<br>600 | mV      |
| Quiescent Current              | Iq                                        | $I_{OUT} = 100 \mu A$ $T_J = 25$ °C $T_J = -40$ °C to +85°C                                                                                                                            |       | 30<br>30   | 34<br>40   | μΑ      |
| Active Ground Current          | I <sub>G(ON)</sub>                        | I <sub>OUT</sub> = 50 mA (Note 6)<br>I <sub>OUT</sub> = 150 mA (Note 6)                                                                                                                |       | 1.8<br>12  | 3.5<br>19  | mA      |
| Power Supply Rejection         | PSRR                                      | V <sub>RIPPLE</sub> = 0.5 V <sub>PP</sub> , F = 100 Hz                                                                                                                                 |       | 69         |            | %/V     |
| Output Capacitor for Stability | C <sub>OUT</sub><br>ESR                   | I <sub>OUT</sub> = 0.1 mA to 150 mA                                                                                                                                                    | 10    |            | 16         | μF<br>Ω |
| RESET TIMING D AND OUTPUT R    | 0                                         |                                                                                                                                                                                        |       |            |            |         |
| Reset Switching Threshold      | V <sub>OUT,rt</sub>                       | -                                                                                                                                                                                      | 4.50  | 4.65       | 4.80       | V       |
| Reset Output Low Voltage       | $V_{ROL}$                                 | R <sub>Ext</sub> > 5.0 k, V <sub>OUT</sub> > 1.0 V                                                                                                                                     | -     | 0.20       | 0.40       | V       |
| Reset Output Leakage Current   | I <sub>ROH</sub>                          | V <sub>ROH</sub> = 5.0 V                                                                                                                                                               | -     | 0          | 10         | μΑ      |
| Reset Charging Current         | I <sub>D,C</sub>                          | V <sub>D</sub> = 1.0 V                                                                                                                                                                 | 2.0   | 4.0        | 6.5        | μΑ      |
| Upper Timing Threshold         | V <sub>DU</sub>                           | -                                                                                                                                                                                      | 1.2   | 1.3        | 1.4        | V       |
| Reset Delay Time               | <sup>t</sup> rd                           | C <sub>D</sub> = 47 nF                                                                                                                                                                 | 10    | 16         | 22         | ms      |
| Reset Reaction Time            | t <sub>rr</sub>                           | C <sub>D</sub> = 47 nF                                                                                                                                                                 |       | 1.5        | 4.0        | μs      |
| PROTECTION                     |                                           | •                                                                                                                                                                                      |       |            |            |         |
| Current Limit                  | I <sub>OUT(LIM)</sub>                     | V <sub>OUT</sub> = 4.5 V (Note 6)                                                                                                                                                      | 150   |            | 500        | mA      |
| Short Circuit Current Limit    | I <sub>OUT(SC)</sub>                      | V <sub>OUT</sub> = 0 V (Note 6)                                                                                                                                                        | 100   |            | 500        | mA      |
| Thermal shutdown threshold     | T <sub>TSD</sub>                          | (Note 8)                                                                                                                                                                               | 150   |            | 200        | °C      |

<sup>6.</sup> Use pulse loading to limit power dissipation.

<sup>7.</sup> Dropout voltage =  $(V_{IN} - \dot{V}_{OUT})$ , measured when the output voltage has dropped 100 mV relative to the nominal value obtained with V<sub>IN</sub> = 13.5 V.

8. Not tested in production. Limits are guaranteed by design.



Figure 2. Application Circuit

#### TYPICAL CHARACTERISTIC CURVES



1 Load = 5 mA
0 10 20 30 40 50
INPUT VOLTAGE (V)

Figure 3. NCV8665 Dropout Voltage vs. Load Current

Figure 4. NCV8665 Input Voltage vs. Output Voltage (Full Range)





Figure 5. NCV8665 Input Voltage vs. Output Voltage (Low Voltage)

Figure 6. NCV8665 Stability Curve





Figure 7. NCV8665 Quiescent Current vs. Load Current (Full Range)

Figure 8. NCV8665 Quiescent Current vs. Load Current (Light Load)

# **TYPICAL CHARACTERISTIC CURVES**



Figure 9. NCV8665 Quiescent Current vs. Temperature

Figure 10. NCV8665 Quiescent Current vs. Input Voltage

#### **Circuit Description**

The NCV8665 is an integrated low dropout regulator that provides 5.0 V, 150 mA protected output and a signal for power on reset. The regulation is provided by a PNP pass transistor controlled by an error amplifier with a bandgap reference, which gives it the lowest possible drop out voltage and best possible temperature stability. The output current capability is 150 mA, and the base drive quiescent current is controlled to prevent over saturation when the input voltage is low or when the output is overloaded. The regulator is protected by both current limit and thermal shutdown. Thermal shutdown occurs above 150°C to protect the IC during overloads and extreme ambient temperatures. The delay time for the reset output is adjustable by selection of the timing capacitor. See Figure 2, Application Circuit, for circuit element nomenclature illustration.

# Regulator

The error amplifier compares the reference voltage to a sample of the output voltage ( $V_{OUT}$ ) and drives the base of a PNP series pass transistor by a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PNP is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized.

#### **Regulator Stability Considerations**

The input capacitor  $(C_{\rm IN})$  is necessary to stabilize the input impedance to avoid voltage line influences. The output capacitor helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints.

Tantalum, aluminum electrolytic, film, or ceramic capacitors are all acceptable solutions, however attention must be paid to ESR constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the capacitance and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor C<sub>OUT</sub> shown in Figure 2, Application Circuit, should work for most applications; however, it is not necessarily the optimized solution.

#### **Reset Output**

The reset output is used as the power on indicator to the microcontroller. This signal indicates when the output voltage is suitable for reliable operation of the controller. It pulls low when the output is not considered to be ready. RO is pulled up to  $V_{OUT}$  by an external resistor, typically 5.0 k $\Omega$ in value. The input and output conditions that control the Reset Output and the relative timing are illustrated in Figure 11, Reset Timing. Output voltage regulation must be maintained for the delay time before the reset output signals a valid condition. The delay for the reset output is defined as the amount of time it takes the timing capacitor on the delay pin to charge from a residual voltage of 0 V to the upper timing threshold voltage V<sub>DIJ</sub> of 1.8 V. The charging current for this is  $I_D$  of 5.5  $\mu$ A. By using typical IC parameters with a 47 nF capacitor on the D Pin, the following time delay is derived:

$$t_{RD} = C_D * V_{DU} / I_D$$
  
 $t_{RD} = 47 \text{ nF} * (1.8 \text{ V}) / 5.5 \mu A = 15.4 \text{ ms}$ 

Other time delays can be obtained by changing the  $C_D$  capacitor value.



Figure 11. Reset Timing

# Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 12) is:

$$PD(max) = [VI(max) - VQ(min)]IQ(max) + VI(max)Iq$$
(1)

where

 $V_{I(max)}$  is the maximum input voltage,

 $V_{Q(min)}$  is the minimum output

voltage,

 $I_{Q(max)} \qquad \qquad \text{is the maximum output} \\ \text{current for the application,}$ 

 $I_q$  is the quiescent current the regulator consumes at  $I_{Q(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\theta JA} = \frac{150 \boxed{0} - T_A}{P_D} \tag{2}$$

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in Equation NO TAG will keep the die temperature below  $150^{\circ} C.$ 

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.



Figure 12. Single Output Regulator with Key Performance Parameters Labeled

#### **Heatsinks**

A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta IA}$ :

$$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA$$
 (3)

where

 $R_{ heta JC}$  is the junction-to-case thermal resistance,  $R_{ heta CS}$  is the case-to-heatsink thermal resistance,

 $R_{\theta SA}$  is the heatsink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are

functions of the package type, heatsink and the interface between them. These values appear in heatsink data sheets of heatsink manufacturers.

Thermal, mounting, and heatsinking considerations are discussed in the ON Semiconductor application note AN1040/D.



Figure 13. Thermal Resistance vs. PCB Area

Figure 14. NCV8675 @ PCB Cu Area 100 mm<sup>2</sup> PCB Cu thk 1 oz

#### **ORDERING INFORMATION**

| Device         | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|-----------------------|
| NCV8665DS50G   | D2PAK<br>(Pb-Free)  | 50 Units / Rail       |
| NCV8665DS50R4G | D2PAK<br>(Pb-Free)  | 800 / Tape & Reel     |
| NCV8665D50G    | SOIC-8<br>(Pb-Free) | 98 Units / Rail       |
| NCV8665D50R2G  | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **PACKAGE DIMENSIONS**

# D<sup>2</sup>PAK, 5 LEAD **DS SUFFIX**

CASE 936A-02 **ISSUE C** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. TAB CONTOUR OPTIONAL WITHIN DIMENSIONS A AND K.
  4. DIMENSIONS U AND V ESTABLISH A MINIMUM MOUNTING SURFACE FOR TERMINAL 6.
  5. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH OR GATE PROTRUSIONS. MOLD FLASH AND GATE PROTRUSIONS NOT TO EXCEED 0.025 (0.635) MAXIMUM.

|     | INCHES    |       | MILLIN | IETERS    |  |
|-----|-----------|-------|--------|-----------|--|
| DIM | MIN       | MAX   | MIN    | MAX       |  |
| Α   | 0.386     | 0.403 | 9.804  | 10.236    |  |
| В   | 0.356     | 0.368 | 9.042  | 9.347     |  |
| С   | 0.170     | 0.180 | 4.318  | 4.572     |  |
| D   | 0.026     | 0.036 | 0.660  | 0.914     |  |
| E   | 0.045     | 0.055 | 1.143  | 1.397     |  |
| G   | 0.067     | BSC   | 1.702  | BSC       |  |
| Н   | 0.539     | 0.579 | 13.691 | 14.707    |  |
| K   | 0.050     | REF   | 1.270  | 1.270 REF |  |
| L   | 0.000     | 0.010 | 0.000  | 0.254     |  |
| M   | 0.088     | 0.102 | 2.235  | 2.591     |  |
| N   | 0.018     | 0.026 | 0.457  | 0.660     |  |
| Р   | 0.058     | 0.078 | 1.473  | 1.981     |  |
| R   | 5° REF    |       | 5° F   | REF       |  |
| S   | 0.116 REF |       | 2.946  | REF       |  |
| U   | 0.200 MIN |       | 5.080  | MIN       |  |
| ٧   | 0.250 MIN |       | 6.350  | MIN       |  |

# **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AJ** 



#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07.

|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 4.80        | 5.00  | 0.189 | 0.197 |
| В   | 3.80        | 4.00  | 0.150 | 0.157 |
| C   | 1.35        | 1.75  | 0.053 | 0.069 |
| D   | 0.33        | 0.51  | 0.013 | 0.020 |
| G   | 1.27        | 7 BSC | 0.05  | 0 BSC |
| Н   | 0.10        | 0.25  | 0.004 | 0.010 |
| J   | 0.19        | 0.25  | 0.007 | 0.010 |
| K   | 0.40        | 1.27  | 0.016 | 0.050 |
| М   | 0 °         | 8 °   | 0 °   | 8 °   |
| N   | 0.25        | 0.50  | 0.010 | 0.020 |
| S   | 5.80        | 6.20  | 0.228 | 0.244 |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

NCV8665/D