

# AOZ1231-01

28 V, 4 A Synchronous EZBuck™ Regulator

## **General Description**

The AOZ1231-01 is high-efficiency, easy-to-use DC/DC synchronous buck regulator that operates up to 28 V. The device is capable of supplying 4 A of continuous output current with an output voltage adjustable down to  $0.8 \text{ V} \pm 1 \text{ \%}$ .

The AOZ1231-01 integrates an internal linear regulator to generate 5.3 V  $V_{CC}$  from the input source. If the input voltage is lower than 5.3 V, the linear regulator operates in low drop-output mode and the  $V_{CC}$  voltage is equal to input voltage minus the drop-output voltage of the internal linear regulator.

A proprietary constant on-time PWM control with input feed-forward results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input voltage range. The switching frequency can be externally set up to 1 MHz.

The devices feature multiple protection functions such as  $V_{CC}$  under-voltage lockout, cycle-by-current limit, output over-voltage protection, short-circuit protection, and thermal shutdown.

The AOZ1231-01 is available in a 5 mm × 5 mm QFN-30L package and is rated over a -40 °C to +85 °C ambient temperature range.

#### **Features**

- Wide input voltage range:
  - 4.5 V to 28 V (internal V<sub>CC</sub>)
  - -2.7 V to 28 V (external  $V_{CC}$ )
- 4 A continuous output current
- Output voltage adjustable to 0.8 V ± 1.0 %
- Low R<sub>DS(ON)</sub> internal NFETs
  - $-40 \text{ m}\Omega$  high-side
  - $-25 \text{ m}\Omega$  low-side
- Constant On-time with input feed-forward
- Programmable frequency up to 1 MHz
- Internal 5.3 V, 20 mA linear regulator
- Ceramic capacitor stable
- Adjustable soft start
- Power Good output
- Over voltage protection
- Integrated bootstrap diode
- Cycle-by-cycle current limit
- Short-circuit protection
- Thermal shutdown
- Thermally enhanced 5 mm x 5 mm QFN-30L package

## **Applications**

- Portable computers
- Compact desktop PCs
- Servers
- Graphics cards
- Set top boxes
- LCD TVs
- Cable modems
- Point of load DC/DC converters
- Telecom/Networking/Datacom equipment





## **Ordering Information**

| Part Number  | Ambient Temperature Range | Package                | Environmental |  |
|--------------|---------------------------|------------------------|---------------|--|
| AOZ1231QI-01 | -40 °C to +85 °C          | 30-pin 5 mm x 5 mm QFN | Green Product |  |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/web/quality/rohs\_compliant.jsp for additional information.

## **Typical Applications**



V<sub>IN</sub> = 12V or Above



Rev. 1.0 July 2011 **www.aosmd.com** Page 2 of 16



# **Typical Applications** (Continued)



High Efficiency, Light Load Requirements or  $V_{IN}$  = 3.3 V

## **Pin Configuration**



30-pin 5mm x 5mm QFN (Top View)

Rev. 1.0 July 2011 **www.aosmd.com** Page 3 of 16



# **Pin Description**

| Pin Number                            | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                     | PGOOD    | Power Good Signal Output. PGOOD is an open-drain output used to indicate the status of the output voltage. It is internally pulled low when the output voltage is 10 % lower than the nominal regulation voltage for 50 µs (typical time) or when the output voltage is 15 % higher than the nominal regulation voltage. PGOOD is pulled low during soft-start and shut down. |
| 2                                     | EN       | Enable Input. The AOZ1231-01 is enabled when EN is pulled high. The device shuts down when EN is pulled low.                                                                                                                                                                                                                                                                  |
| 3                                     | PFM      | PFM Selection Input. Connect PFM pin to VCC/VIN for forced PWM operation. Connect PFM to ground for PFM operation to improve light load efficiency.                                                                                                                                                                                                                           |
| 4, 29                                 | AGND     | Analog Ground.                                                                                                                                                                                                                                                                                                                                                                |
| 5                                     | FB       | Feedback Input. Adjust the output voltage with a resistive voltage-divider between the regulator's output and AGND.                                                                                                                                                                                                                                                           |
| 6                                     | TON      | On-Time Setting Input. Connect a resistor between VIN and TON to set the on time.                                                                                                                                                                                                                                                                                             |
| 7                                     | AIN      | Supply input for analog functions.                                                                                                                                                                                                                                                                                                                                            |
| 8, 9, 10, 11                          | IN       | Supply Input. IN is the regulator input. All IN pins must be connected together.                                                                                                                                                                                                                                                                                              |
| 12, 13, 14, 15, 16,<br>17, 18, 19, 26 | PGND     | Power Ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 20, 21, 22, 23,<br>24, 25             | LX       | Switching Node.                                                                                                                                                                                                                                                                                                                                                               |
| 27                                    | BST      | Bootstrap Capacitor Connection. The AOZ1231-01 includes an internal bootstrap diode. Connect an external capacitor between BST and LX as shown in the Typical Application diagrams.                                                                                                                                                                                           |
| 28                                    | VCC      | Output for internal linear regulator. Bypass VCC to AGND with a 1 $\mu$ F ceramic capacitor. Place the capacitor close to the VCC pin.                                                                                                                                                                                                                                        |
| 30                                    | SS       | Soft-Start Time Setting Pin. Connect a capacitor between SS and AGND to set the soft-start time.                                                                                                                                                                                                                                                                              |



## **Functional Block Diagram**



## **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                              | Rating            |
|----------------------------------------|-------------------|
| IN, AIN, PFM to AGND                   | -0.3 V to 30 V    |
| LX to AGND                             | -2 V to 30 V      |
| BST to AGND                            | -0.3 V to 36 V    |
| SS, PGOOD, FB, EN, TON to AGND         | -0.3 V to 6 V     |
| PGND to AGND                           | -0.3V to 0.3 V    |
| Junction Temperature (T <sub>J</sub> ) | +150 °C           |
| Storage Temperature (T <sub>S</sub> )  | -65 °C to +150 °C |
| ESD Rating <sup>(1)</sup>              | 2 kV              |

#### Note:

- 1. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: 1.5 k $\Omega$  in series with 100 pF.
- 2. LX to PGND Trainsient (t < 20 ns), -7 V to VIN + 7 V.

# **Recommend Operating Ratings**

The device is not guaranteed to operate beyond the Recommended Operating Ratings.

| Parameter                             | Rating                          |  |  |  |
|---------------------------------------|---------------------------------|--|--|--|
| Supply Voltage (V <sub>IN</sub> )     | 4.5 V to 28 V                   |  |  |  |
| Output Voltage Range                  | 0.8 V to 0.85 x V <sub>IN</sub> |  |  |  |
| Ambient Temperature (T <sub>A</sub> ) | -40 °C to +85 °C                |  |  |  |
| Package Thermal Resistance            |                                 |  |  |  |
| HS MOSFET                             | 25 °C/W                         |  |  |  |
| LS MOSFET                             | 20 °C/W                         |  |  |  |
| PWM Controller                        | 50 °C/W                         |  |  |  |

Rev. 1.0 July 2011 **www.aosmd.com** Page 5 of 16



## **Electrical Characteristics**

 $T_A = 25$  °C,  $V_{IN} = 12$  V, EN = 5 V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40 °C to +85 °C.

| Symbol               | Parameter                              | Conditions                                                           | Min.  | Тур.  | Max   | Units |
|----------------------|----------------------------------------|----------------------------------------------------------------------|-------|-------|-------|-------|
| V <sub>IN</sub>      | IN Supply Voltage                      |                                                                      | 4.5   |       | 28    | V     |
| V <sub>UVLO</sub>    | Under-Voltage Lockout Threshold of Vcc | V <sub>cc</sub> Rising                                               |       | 4.0   | 4.4   | V     |
|                      |                                        | V <sub>cc</sub> Falling                                              | 3.4   | 3.7   |       | V     |
| Iq                   | Quiescent Supply Current of Vcc        | I <sub>OUT</sub> = 0, V <sub>FB</sub> = 1.0 V, V <sub>EN</sub> > 2 V |       | 2     | 3     | mA    |
| I <sub>OFF</sub>     | Shutdown Supply Current                | V <sub>EN</sub> = 0 V                                                |       | 1     | 20    | μΑ    |
| $V_{FB}$             | Feedback Voltage                       | T <sub>A</sub> = 25 °C                                               | 0.792 | 0.800 | 0.808 | V     |
|                      |                                        | $T_A = 0$ °C to 85 °C                                                | 0.788 | 0.800 | 0.812 |       |
|                      | Load Regulation                        |                                                                      |       | 0.5   |       | %     |
|                      | Line Regulation                        |                                                                      |       | 1     |       | %     |
| I <sub>FB</sub>      | FB Input Bias Current                  |                                                                      |       |       | 200   | nA    |
| ENABLE               |                                        |                                                                      |       |       |       |       |
| $V_{EN}$             | EN Input Threshold                     | Off Threshold                                                        |       |       | 0.5   | V     |
|                      |                                        | On Threshold                                                         | 2.5   |       |       | V     |
| $V_{EN\_HYS}$        | EN Input Hysteresis                    |                                                                      |       | 100   |       | mV    |
| PFM CON              | TROL                                   |                                                                      |       |       |       |       |
|                      | Input Threshold                        | PFM Mode Threshold                                                   |       |       | 0.5   | V     |
|                      |                                        | Force PWM Threshold                                                  | 2.5   |       |       | V     |
|                      | Input Hysteresis                       |                                                                      |       | 100   |       | mV    |
| MODULAT              | OR                                     |                                                                      |       |       |       |       |
| $T_{ON}$             | On Time                                | $R_{TON} = 100 \text{ k}\Omega, V_{IN} = 12 \text{ V}$               | 200   | 250   | 300   | ns    |
|                      |                                        | $R_{TON} = 100 \text{ k}\Omega, V_{IN} = 24 \text{ V}$               |       | 150   |       | ns    |
| $T_{ON-MIN}$         | Minimum On Time                        |                                                                      |       | 100   |       | ns    |
| T <sub>OFF</sub> MIN | Minimum Off Time                       |                                                                      |       | 250   |       | ns    |
| SOFT-STA             | RT                                     |                                                                      |       | •     |       |       |
| I <sub>SS_OUT</sub>  | SS Source Current                      | $V_{SS} = 0$ , $C_{SS} = 0.001 \mu F$ to 0.1 $\mu F$                 | 7     | 10    | 15    | μА    |
| POWER G              | OOD SIGNAL                             |                                                                      |       |       |       |       |
| V <sub>PG_LOW</sub>  | PGOOD Low Voltage                      | I <sub>OL</sub> = 1 mA                                               |       |       | 0.5   | V     |
|                      | PGOOD Leakage Current                  |                                                                      |       |       | ±1    | μΑ    |
| V <sub>PGH</sub>     | PGOOD Threshold                        | FB Rising                                                            | 12    | 15    | 18    | %     |
| $V_{PGL}$            |                                        | FB Falling                                                           | -12   | -10   | -8    | %     |
|                      | PGOOD Threshold Hysteresis             |                                                                      |       | 3     |       | %     |
| T <sub>PG_L</sub>    | PGOOD Fault Delay Time (FB falling)    |                                                                      |       | 50    |       | μS    |
| UNDER VO             | DLTAGE AND OVER VOLTAGE PROTECT        | ION                                                                  |       |       |       |       |
| V <sub>PL</sub>      | Under Voltage Threshold                | FB Falling                                                           | -30   | -25   | -20   | %     |
| T <sub>PL</sub>      | Under Voltage Delay Time               |                                                                      |       | 128   |       | μS    |
| V <sub>PH</sub>      | Over Voltage Threshold                 | FB Rising                                                            | 12    | 15    | 18    | %     |
| T <sub>UV_LX</sub>   | Under Voltage Shutdown Blanking Time   | $V_{IN} = 12V, V_{EN} = 0, V_{CC} = 5 V$                             |       | 20    |       | ms    |

Rev. 1.0 July 2011 **www.aosmd.com** Page 6 of 16



## **Electrical Characteristics** (Continued)

 $T_A = 25$  °C,  $V_{IN} = 12$  V, EN = 5 V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40 °C to +85 °C.

| Symbol              | Parameter                    | Conditions                                   | Min. | Тур. | Max | Units |  |  |  |  |
|---------------------|------------------------------|----------------------------------------------|------|------|-----|-------|--|--|--|--|
| POWER STAGE OUTPUT  |                              |                                              |      |      |     |       |  |  |  |  |
| R <sub>DS(ON)</sub> | High-Side NFET On-Resistance | V <sub>IN</sub> = 12 V                       |      | 40   | 60  | mΩ    |  |  |  |  |
|                     | High-Side NFET Leakage       | V <sub>EN</sub> = 0 V, V <sub>LX</sub> = 0 V |      |      | 10  | μА    |  |  |  |  |
| R <sub>DS(ON)</sub> | Low-Side NFET On-Resistance  | V <sub>LX</sub> = 12 V                       |      | 25   | 30  | mΩ    |  |  |  |  |
|                     | Low-Side NFET Leakage        | V <sub>EN</sub> = 0 V                        |      |      | 10  | μА    |  |  |  |  |
| OVER-CUF            | RRENT AND THERMAL PROTECTION |                                              |      |      |     |       |  |  |  |  |
| I <sub>LIM</sub>    | Valley Current Limit         | V <sub>IN</sub> = 4.5 V                      | 3    |      |     | Α     |  |  |  |  |
|                     |                              | V <sub>IN</sub> = 28 V                       | 4    |      |     | Α     |  |  |  |  |
|                     | Thermal Shutdown Threshold   | T <sub>J</sub> Rising                        |      | 145  |     | °C    |  |  |  |  |
|                     |                              | T <sub>J</sub> Falling                       |      | 100  |     | °C    |  |  |  |  |

# **Typical Performance Characteristics**

Circuit of Typical Application.  $T_A$  = 25 °C,  $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.05 V, Fs = 600 kHz unless otherwise specified.









Rev. 1.0 July 2011 **www.aosmd.com** Page 7 of 16



### **Detailed Description**

The AOZ1231-01 is a high-efficiency, easy-to-use, synchronous buck regulators optimized for notebook computers. The regulator is capable of supplying 4 A of continuous output current with an output voltage adjustable down to 0.8 V. The programmable operating frequency range of 100 kHz to 1 MHz enables optimizing the configuration for PCB area and efficiency.

The input voltage range for the AOZ1231-01 is 4.5 V to 28 V. The constant on-time PWM with input feed-forward control scheme results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input range. The true AC current mode control scheme guarantees the regulator is stable with ceramic output capacitors. The switching frequency can be externally programmed up to 1 MHz. Protection features include V<sub>CC</sub> under-voltage lockout, valley current limit, output over voltage protection, under voltage protection, short-circuit protection, and thermal shutdown.

The AOZ1231-01 is available in a 30-pin 5 mm x 5 mm QFN package.

#### **Input Power Architecture**

The AOZ1231-01 integrates an internal linear regulator to generate 5.3 V  $V_{CC}$  from input. If the input voltage is lower than 5.3 V, the linear regulator operates in low drop-output mode where the  $V_{CC}$  voltage is equal to the input voltage minus the drop-output voltage of the internal linear regulator.

#### **Enable and Soft Start**

The AOZ1231-01 has an external soft start feature to limit in-rush current and ensure the output voltage smoothly ramps up to regulation voltage. The soft start process begins when  $V_{CC}$  rises to 4.1 V and voltage on the EN pin is HIGH. An internal current source charges the external soft-start capacitor and the FB voltage follows the voltage of the soft-start pin ( $V_{SS}$ ) when it is lower than 0.8 V. When  $V_{SS}$  is higher than 0.8 V, the FB voltage is regulated by the internal precise band-gap voltage (0.8 V). The soft-start time can be calculated by with the following formula:

$$T_{SS}(\mu s) = 330 \times C_{SS}(nF)$$

If  $C_{SS}$  is 1 nF, the soft-start time will be 330  $\mu$ s. If  $C_{SS}$  is 10 nF, the soft-start time will be 3.3 ms.

# Constant-On-Time PWM Control with Input Feed-Forward

The control algorithm of the AOZ1231-01 is constant-on-time PWM Control with input feed-forward.

The simplified control schematic is shown in Figure 1.



Figure 1. Simplified Control Schematic of AOZ1231-01

The high-side switch on-time is determined solely by a one-shot with a pulse width that can be programmed by one external resistor and is inversely proportional to the input voltage (IN). The one-shot is triggered when the internal 0.8 V is lower than the combined information of FB voltage and the AC current information of inductor, which is processed and obtained through the sensed lower-side MOSFET current once it turns-on. The added AC current information can help the stability of constant-on time control even with pure ceramic output capacitors, which have a very low ESR. The AC current information has no DC offset, which does not cause offset with output load change, which is fundamentally different from other V<sup>2</sup> constant-on time control schemes.

The constant-on-time PWM control architecture is a pseudo-fixed frequency with input voltage feed-forward. The internal circuit of the AOZ1231-01 sets the on-time of high-side switch inversely proportional to the IN voltage:

$$T_{ON} = \frac{26.3 \times 10^{-12} \times R_{ton}(\Omega)}{V_{in}(V)} \tag{1}$$

To achieve the flux balance of the inductor, the buck converter has the equation:

$$F_{sw} = \frac{V_{out}}{V_{in} \times T_{on}} \tag{2}$$

Once the product of  $V_{in} \times T_{on}$  is constant, the switching frequency keeps constant and is independent of input voltage.

Rev. 1.0 July 2011 **www.aosmd.com** Page 8 of 16



An external resistor between the IN and TON pin sets the switching frequency according to the following equation:

$$F_{sw} = \frac{V_{out} \times 10^{12}}{26.3 \times R_{ton}} \tag{3}$$

A further simplified equation is:

$$F_{sw}(kHz) = \frac{38000 \times V_{out}(V)}{R_{top}(k\Omega)}$$
 (4)

If Vo is 1.8 V,  $R_{ton}$  is 137  $k\Omega,$  and the switching frequency will be 500 kHz.

This algorithm results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator.

#### **True Current Mode Control**

The constant-on-time control scheme is intrinsically unstable if the output capacitor's ESR is not large enough to use as an effective current-sense resistor. Ceramic capacitors usually can not be used as an output capacitor.

The AOZ1231-01 senses the low-side MOSFET current and processes it into DC current and AC current information using an Alpha & Omega proprietary technique. The AC current information is decoded and added on the FB pin on phase. With AC current information, the stability of the constant-on-time control is significantly improved even without the help of the output capacitor's ESR. Thus a pure ceramic capacitor solution can be used. The pure ceramic capacitor solution can significantly reduce the output ripple (no ESR caused overshoot and undershoot) and uses less PCB board area.

#### **Valley Current-Limit Protection**

The AOZ1231-01 provides valley current-limit protection by using the  $R_{DS(ON)}$  of the lower MOSFET current sensing. To detect real current information, a minimum constant off (250 ns typical) is implemented after a constant-on time. If the current exceeds the valley current-limit threshold, the PWM controller is not allowed to initiate a new cycle. The actual peak current is greater than the valley current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the inductor value and input and output

voltages. The current limit will keep the low-side MOSFET on and will not allow another high-side on-time, until the current in the low-side MOSFET reduces below the current limit. During the current limit, the inductor current is shown in Figure 2.



Figure 2. Inductor Current

After 128  $\mu$ s (typical), the AOZ1231-01 considers this as a true fail condition, turns off both high-side and low-side MOSFETs and latches off. Only triggering the enable can restart the AOZ1231-01.

#### **Output Voltage Under-voltage Protection**

If the output voltage is reduced 10 % by over-current or short circuit, AOZ1231-01 will wait for 128  $\mu s$  (typical), turns off both high-side and low-side MOSFETs and latches off. Only triggering the enable can restart the AOZ1231-01.

#### **Output Voltage Over-voltage Protection**

The threshold of OVP is set to 15 % higher than 800 mV. When the Vfb voltage exceeds the OVP threshold, the high-side MOSFET is turned off and the low-side MOSFETs is turned on until Vfb voltage is less than 800 mV.

#### **Power Good Output**

The power good (PGOOD) output, which is an open drain output, requires the pull-up resistor. When the output voltage is 10 % below the nominal regulation voltage for 50  $\mu s$  (typical), PGOOD is pulled low. When the output voltage is 15 % higher than the nominal regulation voltage, PGOOD is also pulled low.

When combined with the under-voltage-protection circuit, this current-limit method is effective in almost every circumstance. In forced-PWM mode, the AOZ1231-01 also implements a negative current limit to prevent excessive reverse inductor currents when VOUT is sinking current.

Rev. 1.0 July 2011 **www.aosmd.com** Page 9 of 16



## **Application Information**

The basic AOZ1231-01 application circuit is shown on page 2 and 3. Component selection is explained below.

#### **Input Capacitor**

The input capacitor must be connected to the IN pins and PGND pins of the AOZ1231-01 to maintain steady input voltage and filter out the pulsing input current. A small decoupling capacitor, usually 1  $\mu\text{F}$ , should be connected to the VCC pin and AGND pins for stable operation of the AOZ1231-01. The voltage rating of the input capacitor must be greater than the maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_O}{f \times C_{IN}} \times \left(1 - \frac{V_O}{V_{IN}}\right) \times \frac{V_O}{V_{IN}}$$

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit, the RMS value of the input capacitor current can be calculated by:

$$I_{CIN\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{IN}} \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$

if let *m* equal the conversion ratio:

$$\frac{V_O}{V_{IN}} = m$$

The relationship between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 3. It can be seen that when  $V_O$  is half of  $V_{IN}$ ,  $C_{IN}$  is under the worst current stress. The worst current stress on  $C_{IN}$  is 0.5 x  $I_O$ .



Figure 3. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have a current rating higher than I<sub>CIN\_RMS</sub> at the worst operating conditions. Ceramic capacitors are preferred as input capacitors because of their low ESR and high ripple current rating. Depending on the application circuits, other low ESR tantalum capacitors or aluminum electrolytic capacitors may be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors are preferred for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufacturers is based on a certain life time. Further de-rating may be necessary for practical design requirements.

#### Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For a given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is:

$$\Delta I_L = \frac{V_O}{f \times L} \times \left(1 - \frac{V_O}{V_{IN}}\right)$$

The peak inductor current is:

$$I_{Lpeak} = I_0 + \frac{\Delta I_L}{2}$$

High inductance provides low inductor ripple current but requires a larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through the inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 30 % to 50 % of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on inductor needs to be checked for thermal and efficiency requirements.

Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. They also cost more than unshielded inductors. The choice depends on EMI requirement, price and size.

Rev. 1.0 July 2011 **www.aosmd.com** Page 10 of 16



#### **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It is calculated by the equation below:

$$\Delta V_{O} = \Delta I_{L} \times \left( ESR_{CO} + \frac{1}{8 \times f \times C_{O}} \right)$$

where

Co is output capacitor value and

ESR<sub>CO</sub> is the Equivalent Series Resistor of the output capacitor.

When a low ESR ceramic capacitor is used as the output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to:

$$\Delta V_{O} = \Delta I_{L} \times \frac{1}{8 \times f \times C_{O}}$$

If the impedance of the ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{O} = \Delta I_{L} \times ESR_{CO}$$

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type ceramic capacitors, or other low ESR tantalum are recommended to be used as output capacitors.

In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak-to-peak inductor ripple current. It can be calculated by:

$$I_{CO\_RMS} = \frac{\Delta I_L}{\sqrt{12}}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed.

# Thermal Management and Layout Considerations

In the AOZ1231-01 buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the IN pins, to the LX pins, to the filter inductor, to the output capacitor and load, and then returns to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from the inductor, to the output capacitors and load, to the low side switch. Current flows in the second loop when the low side low side switch is on.

In PCB layout, minimizing the board area of the two loops reduces the noise of the circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor, and PGND pins of the AOZ1231-01.

In the AOZ1231-01 buck regulator circuit, the major power dissipating components are the AOZ1231-01 and the output inductor. The total power dissipation of the converter circuit can be measured by input power minus output power:

$$P_{total\ loss} = V_{IN} \times I_{IN} - V_{O} \times I_{O}$$

The power dissipation of the inductor can be approximately calculated by output current and DCR of inductor:

$$P_{inductor\_loss} = I_0^2 \times R_{inductor} \times 1.1$$

The actual junction temperature can be calculated with power dissipation in the AOZ1231-01 and thermal impedance from junction to ambient:

$$T_{iunction} = (P_{total\ loss} - P_{inductor\ loss}) \times \Theta_{JA}$$

The maximum junction temperature of the AOZ1231-01 is 150 °C, which limits the maximum load current capability.

The thermal performance of the AOZ1231-01 is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.

Rev. 1.0 July 2011 **www.aosmd.com** Page 11 of 16



Several layout tips are listed below for the best electric and thermal performance.

- The LX pins and pad are connected to internal low side switch drain. They are low resistance thermal conduction path and the most noisy switching node. Connect a large copper plane to the LX pins to help thermal dissipation.
- The IN pins and pad are connected to the internal high side switch drain. They are also low resistance thermal conduction path. Connect a large copper plane to the IN pins to help thermal dissipation.
- Do not use thermal relief connection to the PGND pins. Pour a maximized copper area to the PGND pins to help thermal dissipation.
- 4. Input capacitors should be connected as close as possible to the IN pins and the PGND pins to reduce the switching spikes.

- Decoupling capacitor C<sub>VCC</sub> should be connected as close as possible to VCC and AGND.
- 6. Voltage divider R1 and R2 should be placed as close as possible to FB and AGND.
- R<sub>ton</sub> should be connected as close as possible to Pin 6 (TON pin).
- 8. Pin 26 (PGND) is connected to the ground plane through via. A ground plane is preferred.
- 9. Keep sensitive signal traces such as the feedback trace away from the LX pins.
- Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.



Rev. 1.0 July 2011 **www.aosmd.com** Page 12 of 16



## Package Dimensions, QFN 5x5, 30 Lead EP3\_S





**TOP VIEW** 



**SIDE VIEW** 



#### Notes:

1. All dimensions are in millimeters.

/2. The location of the terminal #1 identifier and terminal numbering convention conforms to JEDEC publication 95 SPP-002.

Dimension b applies to metallized terminal and is measured between 0.20 mm and 0.35 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, then dimension b should not be measured in that radius area.

4. Coplanarity applies to the terminals and all other bottom surface metalization.

Rev. 1.0 July 2011 **www.aosmd.com** Page 13 of 16



# Package Dimensions, QFN 5x5, 30 Lead EP3\_S (Continued)

#### **RECOMMENDED LAND PATTERN**



#### **Dimensions in millimeters**

| Symbols | Min.  | Тур.     | Max.  |  |  |  |
|---------|-------|----------|-------|--|--|--|
| Α       | 0.80  | 0.90     | 1.00  |  |  |  |
| A1      | 0.00  | 0.02     | 0.05  |  |  |  |
| A3      |       |          |       |  |  |  |
| b       | 0.20  | 0.25     | 0.35  |  |  |  |
| D       |       | 5.00 BSC |       |  |  |  |
| D1      | 2.12  | 2.22     | 2.32  |  |  |  |
| D2      | 0.97  | 1.07     | 1.17  |  |  |  |
| D3      | 3.56  | 3.66     | 3.76  |  |  |  |
| Е       |       | 5.00 BSC |       |  |  |  |
| E1      | 1.294 | 1.394    | 1.494 |  |  |  |
| E2      | 1.796 | 1.996    |       |  |  |  |
| е       |       |          |       |  |  |  |
| L       | 0.30  | 0.40     | 0.50  |  |  |  |
| L1      | 0.336 | 0.436    | 0.536 |  |  |  |
| L2      |       | 0.066    | 0.166 |  |  |  |
| L3      | 0.29  | 0.39     | 0.49  |  |  |  |
| L4      | 0.66  | 0.76     | 0.86  |  |  |  |
| L5      | 0.17  | 0.27     | 0.37  |  |  |  |
| aaa     |       | 0.15     |       |  |  |  |
| bbb     |       |          |       |  |  |  |
| ccc     | 0.10  |          |       |  |  |  |
| ddd     | 0.08  |          |       |  |  |  |

## **Dimensions in inches**

UNIT: MM

| Symbols | Min.        | Тур.      | Max.  |  |  |  |  |
|---------|-------------|-----------|-------|--|--|--|--|
| Α       | 0.031       | 0.035     | 0.039 |  |  |  |  |
| A1      | 0.000       | 0.001     | 0.002 |  |  |  |  |
| A3      |             | 0.008 REF |       |  |  |  |  |
| b       | 0.008       | 0.010     | 0.014 |  |  |  |  |
| D       |             | 0.197 BSC |       |  |  |  |  |
| D1      | 0.083       | 0.087     | 0.091 |  |  |  |  |
| D2      | 0.038       | 0.042     | 0.046 |  |  |  |  |
| D3      | 0.140       | 0.144     | 0.148 |  |  |  |  |
| Е       |             | 0.197 BSC |       |  |  |  |  |
| E1      | 0.051       | 0.055     | 0.059 |  |  |  |  |
| E2      | 0.110       | 0.114     | 0.118 |  |  |  |  |
| е       | (           |           |       |  |  |  |  |
| L       | 0.012       | 0.020     |       |  |  |  |  |
| L1      | 0.013       | 0.017     | 0.021 |  |  |  |  |
| L2      | _           | 0.003     | 0.007 |  |  |  |  |
| L3      | 0.011 0.015 |           | 0.019 |  |  |  |  |
| L4      | 0.026       | 0.030     | 0.034 |  |  |  |  |
| L5      | 0.007       | 0.011     | 0.015 |  |  |  |  |
| aaa     |             | 0.006     |       |  |  |  |  |
| bbb     | 0.004       |           |       |  |  |  |  |
| ccc     | 0.004       |           |       |  |  |  |  |
| ddd     | 0.003       |           |       |  |  |  |  |

Rev. 1.0 July 2011 **www.aosmd.com** Page 14 of 16



# Tape and Reel Dimensions, QFN 5x5, 30 Lead EP3\_S

## **Carrier Tape**



UNIT: mm

| Package | A0    | В0    | K0    | D0   | D1       | E     | E1    | E2    | P0    | P1    | P2    | Т     |
|---------|-------|-------|-------|------|----------|-------|-------|-------|-------|-------|-------|-------|
| QFN 5x5 | 5.25  | 5.25  | 1.10  | 1.50 | 1.50     | 12.00 | 1.75  | 5.50  | 8.00  | 4.00  | 2.00  | 0.30  |
| (12mm)  | ±0.10 | ±0.10 | ±0.10 | Min. | +0.10/-0 | ±0.3  | ±0.10 | ±0.05 | ±0.10 | ±0.10 | ±0.05 | ±0.05 |



### **Leader/Trailer and Orientation**



Rev. 1.0 July 2011 **www.aosmd.com** Page 15 of 16



## **Part Marking**



This datasheet contains preliminary data; supplementary data may be published at a later date. Alpha & Omega Semiconductor reserves the right to make changes at any time without notice.

#### LIFE SUPPORT POLICY

ALPHA & OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 1.0 July 2011 **www.aosmd.com** Page 16 of 16