# QUAD LOW SIDE DRIVER - SUPPLY VOLTAGE RANGE: 4.8 TO 18V - OUTPUT VOLTAGE UP TO 40V - OUTPUT VOLTAGE CLAMP DURING RECIRCULATION OF INDUCTIVE LOADS - OUTPUT CURRENT CAPABILITY 2 X 5A AND 2 X 3A - LOW POWER DISSIPATION DURING RECIRCULATION OF INDUCTIVE LOADS BY INTEGRATED FREE WHEELING DIODES (3A-DRIVERS ONLY) - LOW ON-RESISTANCE 2 X $0.2\Omega$ , 2 X $0.35\Omega$ (TYP.) - OUTPUT SHORT CIRCUIT CURRENT PROTECTION - REAL TIME DIAGNOSTIC FUNCTIONS - OVERTEMPERATURE SHUTDOWN - SIGNAL- AND POWER-GROUND-LOSS SHUTDOWN ■ 3.3V CMOS COMPATIBLE INPUTS AND STATUS #### **DESCRIPTION** The L9348 is a monolithic integrated quad low side driver realized in advanced Multipower-BCD technology. It is intended to drive inductive loads (relays, electromagnetic valves) in automotive and industrial applications. Figure 1. Block Diagram March 2002 1/13 Figure 2. Pin Connection **Table 1. Pin Description** | N° | Pin | Function | |------------------|-------|------------------------------------| | 1, 18,<br>19, 36 | N.C. | (GND) | | 2, 3 | PGND3 | Power Ground Channel 3 | | 4, 5 | Q3 | Power Output Channel 3 (3A switch) | | 6, 7 | D3 | Recirculation Diode Channel 3 | | 8, 9 | Q1 | Power Output Channel 1 (5A switch) | | 10, 11 | Q2 | Power Output Channel 2 (5A switch) | | 12, 13 | D4 | Recirculation Diode Channel 4 | | 14, 15 | Q4 | Power Output Channel 4 (3A switch) | | 16, 17 | PGND4 | Power Ground Channel 4 | | 20 | ST4 | Status Output Channel 4 | | 21 | IN2 | Control Input Channel 2 | | 22 | IN4 | Control Input Channel 4 | | 23 | ST2 | Status Output Channel 2 | | 24 | ENA | Enable | | 25, 26 | PGND2 | Power Ground Channel 2 | | 27 | GND | Signal Ground | | 28 | VS | Supply Voltage | | 29 | N.C. | Not Connected | | 30, 31 | PGND1 | Power Output Channel 3 | | 32 | ST1 | Status Output Channel 1 | | 33 | IN3 | Control Input Channel 3 | | 34 | IN1 | Control Input Channel 1 | **Table 2. Thermal Data** | Cumbal | Parameter | Test Conditions | Values | | | Unit | |------------------------|--------------------------------------------------|----------------------------------------------------------|--------|------|------------|----------| | Symbol | Parameter | rest Conditions | Min. | Тур. | Max. | Unit | | Tj | Junction temperature | | -40 | | 150 | °C | | T <sub>jc</sub> | Junction temperature during clamping (life time) | $\Sigma t = 30 \text{min}$<br>$\Sigma t = 15 \text{min}$ | | | 175<br>190 | °C<br>°C | | T <sub>stg</sub> | Storage temperature | | -55 | | 150 | °C | | R <sub>th j-case</sub> | Thermal resistance junction to case | | | | 2 | °C/W | # **Table 3. Absolute Maximum Ratings** The absolute maximum ratings are the limiting values for this device. Damage may occur if this device is subjected to conditions which are beyond these values. | Symbol | Parameter | Test Conditions | Value | Unit | |-----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------|------------|------| | Voltages | | | | | | Vs | Supply voltage range | | -0.3 to 40 | V | | V <sub>Q</sub> , V <sub>D</sub> | max. static Output voltage | | 40 | V | | V <sub>IN</sub> , V <sub>EN</sub> | Input voltage range<br>(IN1 to IN4, EN) | I <sub>I</sub> < 10mA | -1.5 to 6 | V | | V <sub>ST</sub> | Status output voltage range | I <sub>I</sub> < 1mA | -0.3 to 6 | V | | V <sub>DRmax</sub> | max. Reverse breakdown voltage free wheeling diodes D3, D4 | Ι <sub>R</sub> = 100 μΑ | 55 | V | | Currents | | | | | | I <sub>Q 1/2</sub> | Output current at reversal supply for Q1, Q2 | | -4 | А | | I <sub>Q 3/4</sub> | Output current at reversal supply for Q3, Q4 | | -2 | А | | I <sub>ST</sub> | Status output current range | | -1 to 1 | mA | | E <sub>Q1/2</sub> | max. Discharging energy for | T <sub>j</sub> = 25°C | 50 | mJ | | | inductive loads per channel Q1, Q2 | T <sub>j</sub> = 150°C | 30 | mJ | | I <sub>FDmax</sub> max. load current free wheeling diodes | | t < 5ms | 3 | А | | ESD Protection | | | | | | Supply and Signa | al pins | versus GND | ±2 | kV | | Output pins (Q <sub>X</sub> , | D <sub>X</sub> ) | versus common ground (=short of SGND with all PGND) | ±4 | kV | Note: Human Body Model according to MIL883C. The device withstands ST1 class level. Table 4. Operating Range. | Symbol | Parameter | Test Conditions | Values | | | Unit | |--------|----------------------|-----------------|--------|------|------|-------| | | raiametei | rest conditions | Min. | Тур. | Max. | Oilit | | Vs | Supply voltage | | 4.8 | | 18 | V | | Tj | Junction temperature | | -40 | | 150 | °C | **Table 5. Electrical Characteristcs** The electrical characteristics are valid within the operating range (Table 4), unless otherwise specified | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------------------------------|----------------------------------------------------|------|------|------|------------------| | Power Su | pply | | ı | | | | | Is | Supply current | V <sub>IN1IN4</sub> , ENA = H | | | 8 | mA | | IQ | Quiescent current (outputs OFF) | V <sub>ENA</sub> = L | | | 6 | mA | | I <sub>D3/4</sub> | Quiescent current at pins D3/4 | V <sub>D3/4</sub> ≤ 18V;<br>V <sub>IN3/4</sub> = L | 10 | | 400 | μΑ | | Diagnosti | ic Functions | | l | I | | | | V <sub>QU1 to 4</sub> | Output open load voltage threshold | $V_S \ge 6.5V$<br>$V_{EN} = X$ ; $V_{IN} = L$ | 0.3 | 0.33 | 0.36 | x V <sub>S</sub> | | I <sub>QU1 to 4</sub> | Output open load current threshold | $V_S \ge 6.5V$<br>$V_{EN} = H$ ; $V_{IN} = H$ | 50 | | 140 | mA | | I <sub>QO1/2</sub> | Overload current threshold Q 1, 2 | V <sub>S</sub> ≥ 6.5V | 5 | 7.5 | 9 | Α | | I <sub>QO3/4</sub> | Overload current threshold Q 3, 4 | V <sub>S</sub> ≥ 6.5V | 3 | 5 | 8 | Α | | T <sub>th</sub> | Overtemperature shutdown threshold | 2) | 175 | | 210 | °C | | T <sub>hy</sub> | Overtemperature hysteresis | | | 10 | | °C | | $V_{thPGL}$ | Power-GND-loss threshold | | 1.5 | 2.5 | 3.5 | V | | $V_{thSGL}$ | Signal-GND-loss threshold | | 150 | 330 | 510 | mV | | Power Ou | itputs (Q1 to Q4) | | • | l. | | | | R <sub>DSON1/2</sub> | Static drain-source ON-resistance Q1, Q2 | $I_Q = 1A; V_S \ge 9.5V$<br>$T_j = 25^{\circ}C$ | | 0.2 | | Ω | | | | $T_j = 125^{\circ}C^{3)}$ | | | 0.5 | Ω | | | | T <sub>j</sub> = 150°C <sup>4)</sup> | | | 0.5 | Ω | | R <sub>DSON3,4</sub> | Static drain-source ON-resistance Q3, Q4 | $I_Q = 1A; V_S \ge 9.5V$<br>$T_j = 25^{\circ}C$ | | 0.35 | | Ω | | | | T <sub>j</sub> = 125°C <sup>3)</sup> | | | 0.75 | Ω | | | | T <sub>j</sub> = 150°C <sup>4)</sup> | | | 0.75 | Ω | | Vz | Z-diode clamping voltage<br>= threshold of flyback detection<br>Q3/4 | $I_Q \ge 100 \text{mA},$ pos. supply $V_{D3/4}$ | 45 | | 60 | V | | Vc | Clamping voltage | $I_Q \ge 100 \text{mA},$<br>neg. supply $V_{D3/4}$ | 4 | | 10 | V | | I <sub>PD</sub> | Output pull down current | V <sub>ENA</sub> = H, V <sub>IN</sub> = L | 10 | 20 | 50 | μΑ | **Table 5. Electrical Characteristcs** The electrical characteristics are valid within the operating range (Table 4), unless otherwise specified | 0.5<br>0.3<br>0.5<br>0<br>0.5 | 5 | 1<br>5<br>1.75<br>3 | μΑ<br>μΑ<br>V<br>kΩ | |-------------------------------|------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------| | 0.3<br>0<br>0.5 | | 1.75 | V | | 0.3<br>0<br>0.5 | | 3 | | | 0 0.5 | | | kΩ | | 0.5 | | 20 | | | 0.5 | | 20 | | | | 1.5 | 20 | μs | | 0 | 1 | 8 | μs | | | 10 | 30 | μs | | 0.5 | 1.5 | 5 | μs | | 6 | 30 | 65 | μs | | 0.75 | 1.5 | 2.25 | ms | | 5.8 | | 35 | μs | | 20 | | 70 | μs | | | • | | | | -1.5 | | 1 | V | | 2 | | 6 | V | | 50 | 100 | | mV | | .5V 8 | 20 | 40 | μΑ | | | • | • | | | 0 | | 0.4 | V | | 2.5 | | 3.45 | V | | 2 | | 3.45 | V | | 0.3 | 0.64 | 1.5 | kΩ | | 1 | 3.2 | | | | | 6<br>0.75<br>5.8<br>20<br>-1.5<br>2<br>50<br>5V<br>8 | 6 30 0.75 1.5 5.8 20 -1.5 2 50 100 5V 8 20 | 6 30 65 0.75 1.5 2.25 5.8 35 20 70 -1.5 1 2 6 50 100 5V 8 20 40 0 0.4 2.5 3.45 2 3.45 | <sup>(1).</sup> See chapter 2.0 Timing Diagrams; resistive load condition; $V_S \ge 9V$ <sup>(5).</sup> Short circuit between two digital outputs (one in high the other in low state) will lead to the defined result "LOW" <sup>(2).</sup> This parameter will not be tested but assured by design <sup>(3).</sup> Wafer-measurement <sup>(4).</sup> Measured on P-SO36 devices #### 1.0 FUNCTIONAL DESCRIPTION #### 1.1 Overview The four low-side switches are designed to drive inductive loads (relays, electromagnetic valves). For the 3A switches (Q3/4) integrated free-wheeling diodes (D3/4) are available and can be used as recirculation path for inductive loads. If either integrated nor external free-wheeling diodes are used the output voltage is clamped internally during discharge of inductive loads. The switches are controlled by CMOS compatible inputs (IN1-4) if the enable input is set to "high". The status of each switch is monitored by the related status output (ST1-4). #### 1.2 Input Circuits The control and enable inputs are active high, featuring switching thresholds with hysteresis and pull-down current sources. Not connected inputs are interpreted as "LOW". If the enable input is set to "LOW" the outputs are switched off independent of the control input state (IN1-4). #### 1.3 Switching Stages The four power outputs consist of DMOS-power transistors. The output stages are protected against short circuit to supply. Integrated output voltage clamp limits the output voltage in case of inductive load current flyback. Internal pull down current sources are provided at the outputs to assure a defined conditon in OFF mode. They will be disconnected in the disable mode (ENA=L). If the supply of the device gets lost but the loads and D3/4 are still supplied, an internal pull down resistor discharges the gate of the DMOS-power transistor to avoid switch on due to capacitive coupling. #### 1.4 Status Outputs The CMOS compatible status outputs indicate the state of the drivers (LOW-level indicates driver in OFF state, HIGH-level indicates driver in ON state). If an error occurs the status output voltage changes like described in **chapter 1.6 Error Detection**. #### 1.5 Protective Circuits The outputs are protected against current overload, overtemperature, and Power-GND-loss. #### 1.6 Error Detection Two main error types are distinguished in the diagnostic logic. If current overload, overtemperature, signal-GND-loss or a power-GND-loss occurs, the status output signal is inverted, an internal register is set and the driver is shutdown. The reset is done by switching off the corresponding control input or the enable input for at least the time $t_D$ (defined to 1.5ms typ.). See also **Figure 6** in **chapter 2.0 Timing Diagrams**. All other errors (openload, active output voltage clamp) only cause an inverted status output signal but no shutdown of the driver. An internal register is set too, but the reset is triggered automatically after the time $t_D$ , if the error condition is no longer valid (see **Figure 7** and **Figure 8**). Excepting the detection of the active output voltage clamp all errors are digitally filtered before they are interpreted by the diagnostic logic. The table 6 below shows the different failure conditions monitored in ON and OFF state: Table 6. | | ON State<br>ENA = HIGH,<br>IN = HIGH | OFF State<br>ENA = HIGH,<br>IN = LOW | typ. Filter<br>time | Reset done by | |-----------------------------------------------------|--------------------------------------|--------------------------------------|---------------------|----------------------------------------------| | Overloading of output (also shorted load to supply) | X | | 18µs | ENA or INx = "LOW" for $t \ge 1.5$ ms (typ.) | | Open load (under voltage detection) | | Х | 44µs | internal timer (1.5ms typ.) | Table 6. | | ON State<br>ENA = HIGH,<br>IN = HIGH | OFF State<br>ENA = HIGH,<br>IN = LOW | typ. Filter<br>time | Reset done by | |-----------------------------------------|--------------------------------------|--------------------------------------|---------------------|-------------------------------------------------| | Open load (under current detection) | Х | | 18µs | internal timer (1.5ms typ.) | | Overtemperature | Х | | 18µs | ENA or INx = "LOW" for $t \ge 1.5$ ms (typ.) | | Power-GND-loss | Х | Х | 18µs | ENA or INx = "LOW"<br>for $t \ge 1.5$ ms (typ.) | | Signal-GND-loss | Х | Х | 18µs | ENA or INx = "LOW" for $t \ge 1.5$ ms (typ.) | | Output voltage clamp active (Q3/4 only) | | Х | - | internal timer (1.5ms typ.) | # 1.7 Diagnostic Output at Pulse Width Operation (PWM) If an input is operated with a pulsed signal ( $f \ge 1/t_D = 667$ Hz typ.), the status does not follow each single pulse. An internal delay $t_D$ of typ. 1.5ms leads to a continuous status output signal (see **Figure 4** in **chapter 2.0 Timing Diagrams**). ### 1.8 Diagnostic Table In general the diagnostic follows the input signal in normal operating conditions. If any error is detected the diagnostic is inverted. Table 7. | Operating Condition | Enable<br>Input<br>ENA | Control<br>Input<br>IN | Power<br>Output<br>Q | Status<br>Output<br>ST | |----------------------------------------------------------------|------------------------|-----------------------------------|----------------------|------------------------| | Normal function | L<br>L<br>H<br>H | L<br>H/PWM<br>L<br>H/PWM | OFF<br>OFF<br>OF | L<br>L<br>L | | Open load or short to ground | L<br>L<br>H<br>H | L<br>H/PWM<br>L<br>H/PWM | OFF<br>OFF<br>OF | X<br>X<br>H<br>L | | Overload or short to supply<br>Latched overload<br>Reset latch | H<br>H<br>H-> L<br>H | H/PWM<br>H/PWM<br>X<br>H/PWM -> L | OFF<br>OFF<br>OFF | L<br>L<br>L | | Overtemperature Latched overtemperature Reset latch | H<br>H<br>H->L<br>H | H/PWM<br>H/PWM<br>X<br>H/PWM -> L | OFF<br>OFF<br>OFF | L<br>L<br>L | # 2.0 TIMING DIAGRAMS Figure 3. Output slope with Resistive Load Figure 4. Diagnostic Output at PWM operation Figure 5. Overload Detection Figure 6. Driver Shut Down in Case of Overload Figure 7. Under Current Condition Figure 8. Open Load Condition in Off State time between two clamping periods is shorter than internal delay time -> status signal remains low note: parameters are not shown proportionally V<sub>IN34</sub> t V<sub>Q34</sub> V<sub>2</sub> Figure 9. Output Voltage Clamp Detection Chip Size: 5.17 x 2.76 mm<sup>2</sup> Figure 10. 99AT0067 | DIM. | | mm | | | inch | | |--------|-------|-------|-------|-------|--------|-------| | Dilvi. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | | | 3.60 | | | 0.141 | | a1 | 0.10 | | 0.30 | 0.004 | | 0.012 | | a2 | | | 3.30 | | | 0.130 | | a3 | 0 | | 0.10 | 0 | | 0.004 | | b | 0.22 | | 0.38 | 0.008 | | 0.015 | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | D (1) | 15.80 | | 16.00 | 0.622 | | 0.630 | | D1 | 9.40 | | 9.80 | 0.370 | | 0.385 | | Е | 13.90 | | 14.50 | 0.547 | | 0.570 | | е | | 0.65 | | | 0.0256 | | | еЗ | | 11.05 | | | 0.435 | | | E1 (1) | 10.90 | | 11.10 | 0.429 | | 0.437 | | E2 | | | 2.90 | | | 0.114 | | E3 | 5.80 | | 6.20 | 0.228 | | 0.244 | | E4 | 2.90 | | 3.20 | 0.114 | | 0.126 | | G | 0 | | 0.10 | 0 | | 0.004 | | Н | 15.50 | | 15.90 | 0.610 | | 0.626 | | h | | | 1.10 | | | 0.043 | | L | 0.80 | | 1.10 | 0.031 | | 0.043 | | N | | | 10°(r | max.) | | | | S | | | 8 °(m | nax.) | | | # (1): "D" and "E1" do not include mold flash or protrusions - Mold flash or protrusions shall not exceed 0.15mm (0.006 inch) - Critical dimensions are "a3", "E" and "G". # **OUTLINE AND MECHANICAL DATA** 47/ 12/13 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics ® 2002 STMicroelectronics - All Rights Reserved http://www.st.com STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.