# L99PM62GXP # Power management IC with LIN and high speed CAN ### **Features** - Two 5V voltage regulators for microcontroller and peripheral supply - No electrolytic capacitor required on regulator outputs - Ultra low quiescent current in standby modes - Programmable reset generator for power-on and undervoltage - Configurable window watchdog and fail safe output - LIN 2.1 compliant (SAEJ2602 compatible) transceiver - Advanced HS CAN transceiver (ISO 11898-2/-5 and SAE J2284 compliant) with local failure and bus failure diagnosis - HS CAN transceiver supports partial networking - Complete 3-channel contact monitoring interface with programmable cyclic sense functionality - Programmable periodic system wake-up feature - ST SPI interface for mode control and diagnosis - 5 fully protected high-side drivers with internal 4-channel PWM generator - 2 low-side drivers with active Zener clamping - 4 internal PWM timers - 2 operational amplifiers with rail-to-rail outputs (V<sub>S</sub>) and low voltage inputs - Temperature warning and thermal shutdown # **Applications** Automotive ECU's such as door zone and body control modules # **Description** The L99PM62GXP is a power management system IC that provides electronic control units with enhanced system power supply functionality, including various standby modes, as well as LIN and HS CAN physical communication layers. The device's two low-drop voltage regulators supply the system microcontroller and external peripheral loads such as sensors and provide enhanced system standby functionality with programmable local and remote wake-up capability. In addition, five high-side drivers, two low-side drivers and two operational amplifiers increase the system integration level. The ST standard SPI interface (3.0) allows control and diagnosis of the device and enables generic software development. Table 1. Device summary | Package | Order codes | | |-------------|-------------|---------------| | rackage | Tube | Tape and reel | | PowerSSO-36 | L99PM62GXP | L99PM62GXPTR | June 2011 Doc ID 17639 Rev 3 1/102 Contents L99PM62GXP # **Contents** | 1 | Bloc | k diagran | n and pin descriptions | 9 | |---|------|-----------|------------------------------------------------------------------------|----| | 2 | Deta | iled desc | ription | 12 | | | 2.1 | Voltage r | regulators | 12 | | | | 2.1.1 | Voltage regulator: V <sub>1</sub> | 12 | | | | 2.1.2 | Voltage regulator: V <sub>2</sub> | 13 | | | | 2.1.3 | Increased output current capability for voltage regulator $V_2 \ldots$ | 13 | | | | 2.1.4 | Voltage regulator failure | 15 | | | | 2.1.5 | Voltage regulator behaviour | 16 | | | 2.2 | Operatin | g modes | 16 | | | | 2.2.1 | Active mode | 16 | | | | 2.2.2 | Flash mode | 17 | | | | 2.2.3 | V1 standby mode | 17 | | | | 2.2.4 | VBAT standby mode | 18 | | | | 2.2.5 | Wake up from standby modes | 18 | | | | 2.2.6 | Wake-up inputs | 19 | | | | 2.2.7 | Cyclic contact supply | 19 | | | | 2.2.8 | Timer interrupt / wake-up of microcontroller by timer | 19 | | | 2.3 | Function | al overview (truth table) | 20 | | | 2.4 | Configura | able window watchdog | 21 | | | | 2.4.1 | Change watchdog timing | 23 | | | 2.5 | Fail safe | mode | 25 | | | | 2.5.1 | Single failures | 25 | | | | 2.5.2 | Multiple failures – entering forced V <sub>BAT</sub> standby mode | 27 | | | 2.6 | Reset ou | utput (NRESET) | 28 | | | 2.7 | Operatio | nal amplifiers | 28 | | | 2.8 | LIN bus i | interface | 28 | | | | 2.8.1 | Error handling | 29 | | | | 2.8.2 | Wake up (from LIN) | 29 | | | | 2.8.3 | LIN pull-up | 30 | | | 2.9 | High spe | ed CAN bus transceiver | 30 | | | | • . | CAN error handling | | | | | | Wake up (from CAN) | | | | | | | | | | | | | | | | | 2.9.3 | CAN sleep mode | | |-------------|-------|---------------------|----------------------------------------|-------| | | | 2.9.4 | CAN receive only mode | | | | | 2.9.5 | CAN looping mode | | | | 2.10 | Serial <sub>I</sub> | peripheral interface (ST SPI standard) | 33 | | 3 | Prote | ection a | nd diagnosis | 35 | | | 3.1 | Power | supply fail | 35 | | | | 3.1.1 | V <sub>S</sub> overvoltage | 35 | | | | 3.1.2 | Vs undervoltage | 35 | | | 3.2 | Tempe | rature warning and thermal shutdown | 37 | | | 3.3 | High-si | de driver outputs | 38 | | | 3.4 | Low-sid | de driver outputs REL1, REL2 | 39 | | | 3.5 | | agnosis | | | 4 | Typic | cal appl | ication | 41 | | | | • • | | | | 5 | Elect | trical sp | ecifications | 42 | | | 5.1 | Absolu | te maximum rating | 42 | | | 5.2 | ESD p | rotection | 43 | | | 5.3 | Therma | al data | 43 | | | 5.4 | Packag | ge and PCB thermal data | 45 | | | | 5.4.1 | PowerSSO-36 thermal data | 45 | | | 5.5 | Electric | cal characteristics | 48 | | | | 5.5.1 | Supply and supply monitoring | 48 | | | | 5.5.2 | Oscillator | 49 | | | | 5.5.3 | Power-on reset (VS) | 49 | | | | 5.5.4 | Voltage regulator V <sub>1</sub> | 49 | | | | 5.5.5 | Voltage regulator V <sub>2</sub> | 50 | | | | 5.5.6 | Reset output | 51 | | | | 5.5.7 | Watchdog | 51 | | | | 5.5.8 | High-side outputs | 53 | | | | 5.5.9 | Relay drivers | 54 | | | | 5.5.10 | Wake up inputs (WU1 WU3) | 55 | | | | 5.5.11 | High speed CAN transceiver | | | | | 5.5.12 | LIN transceiver | | | | | 5.5.13 | Operational amplifier | 61 | | <b>47/</b> | | | D ID 47000 D 0 | 0/405 | | <u>-</u> 7/ | | | Doc ID 17639 Rev 3 | 3/102 | 3/102 | | | | 271 | |---|-------|----------|------------------------------------------------------| | | | 5.5.14 | SPI | | | | 5.5.15 | Inputs TxD_C and TxD_L for Flash mode | | 6 | ST SF | ગ | 69 | | | 6.1 | SPI com | nmunication flow 69 | | | | 6.1.1 | General description | | | | 6.1.2 | Operating code definition | | | | 6.1.3 | Global status register | | | | 6.1.4 | Configuration register70 | | | | 6.1.5 | Address mapping | | | | 6.1.6 | Write operation | | | | 6.1.7 | Format of data shifted out at SDO during write cycle | | | | 6.1.8 | Read operation74 | | | | 6.1.9 | Format of data shifted out at SDO during read cycle | | | | 6.1.10 | Read and clear status operation | | | | 6.1.11 | Read device information | | | 6.2 | SPI regi | sters | | | | 6.2.1 | Overview | | | | 6.2.2 | Control registers | | | | 6.2.3 | Status registers93 | | 7 | Packa | age and | packing information | | | 7.1 | ECOPA | CK <sup>®</sup> 99 | | | 7.2 | PowerS | SO-36 package information | | 8 | Revis | ion hist | ory101 | 577 L99PM62GXP List of tables # List of tables | Table 1. | Device summary | . 1 | |-----------|-----------------------------------------------------------------|-----| | Table 2. | Pin definition | | | Table 3. | Wake up sources | | | Table 4. | Functional overview (truth table) | | | Table 5. | Fail safe conditions and exit modes | | | Table 6. | Persisting fail safe conditions and exit modes | 27 | | Table 7. | PWM configuration for high-side outputs | 38 | | Table 8. | Absolute maximum rating | | | Table 9. | ESD protection | | | Table 10. | Operating junction temperature | | | Table 11. | Temperature warning and thermal shutdown | 43 | | Table 12. | Thermal parameter | 47 | | Table 13. | Supply and supply monitoring | | | Table 14. | Oscillator | 49 | | Table 15. | Power-on reset (Vs) | 49 | | Table 16. | Voltage regulator V <sub>1</sub> | 49 | | Table 17. | Voltage regulator V <sub>2</sub> | 50 | | Table 18. | Reset output | 51 | | Table 19. | Watchdog | | | Table 20. | Output (OUT_HS) | 53 | | Table 21. | Outputs (OUT14) | | | Table 22. | Relay drivers | 54 | | Table 23. | Wake up inputs (WU1 WU3) | | | Table 24. | CAN communication operating range | | | Table 25. | CAN transmit data input: pin TXDC | | | Table 26. | CAN receive data output: pin RXDC | | | Table 27. | CAN bus common mode stabilization output termination: pin SPLIT | | | Table 28. | CAN transmitter and receiver: pins CANH and CANL | | | Table 29. | CAN transceiver timing | | | Table 30. | LIN transmit data input: pin TXD | | | Table 31. | LIN receive data output: pin RXD | | | Table 32. | LIN transmitter and receiver: pin LIN | | | Table 33. | LIN transceiver timing | | | Table 34. | LIN pull-up: pin LINPU | | | Table 35. | Operational amplifier | | | Table 36. | Input: CSN | | | Table 37. | Input CLK, DI | | | Table 38. | DI timing | | | Table 39. | DO output pin | | | Table 40. | DO timing | | | Table 41. | CSN timing | | | Table 42. | RXDL/NINT timing | | | Table 43. | Inputs TxD_C and TxD_L for Flash mode | | | Table 44. | Command byte | | | Table 45. | Operating code definition | | | Table 46. | Global status register | | | Table 47. | Configuration register | | | Table 48. | Address mapping | 12 | | | | | Doc ID 17639 Rev 3 5/102 List of tables L99PM62GXP | Table 49. | Write command format: command byte | 72 | |------------|----------------------------------------------------------------------------------------|----| | Table 50. | Write command format: data byte 1 | | | Table 51. | Write command format: data byte 2 | | | Table 52. | Format of data shifted out at SDO during write cycle: global status register | 73 | | Table 53. | Format of data shifted out at SDO during write cycle: data byte 1 | | | Table 54. | Format of data shifted out at SDO during write cycle: data byte 2 | 73 | | Table 55. | Read command format: command byte | 74 | | Table 56. | Read command format: data byte 1 | | | Table 57. | Read command format: data byte 2 | 74 | | Table 58. | Format of data shifted out at SDO during read cycle: global status register | 75 | | Table 59. | Format of data shifted out at SDO during read cycle: data byte 1 | 75 | | Table 60. | Format of data shifted out at SDO during read cycle: data byte 2 | | | Table 61. | Read and clear status command format: command byte | | | Table 62. | Read and clear status command format: data byte 1 | 76 | | Table 63. | Read and clear status command format: data byte 2 | 76 | | Table 64. | Format of data shifted out at SDO during read and clear status: global status register | | | Table 65. | Format of data shifted out at SDO during read and clear status: data byte 1 | 76 | | Table 66. | Format of data shifted out at SDO during read and clear status: data byte 2 | | | Table 67. | Read device information | 77 | | Table 68. | ID-header | 78 | | Table 69. | Family identifier | 78 | | Table 70. | Silicon version identifier | 78 | | Table 71. | SPI-frame-ID | 79 | | Table 72. | SPI register: command byte | 79 | | Table 73. | SPI register: mode selection | 79 | | Table 74. | SPI register: CTRL register selection | 79 | | Table 75. | SPI register: STAT register selection | 80 | | Table 76. | Overview of control registers data bytes | 81 | | Table 77. | Control register 1: command and data bytes | | | Table 78. | Control register 1, data bytes | | | Table 79. | Control register 1, bits | | | Table 80. | Control register 2: command and data bytes | | | Table 81. | Control register 2, data bytes | | | Table 82. | Control register 2, bits | | | Table 83. | Control register 3: command data bytes | | | Table 84. | Control register 3, data bytes | | | Table 85. | Control register 3, bits. | | | Table 86. | Control register 4: command and data bytes | | | Table 87. | Control register 4, data bytes | | | Table 88. | Control register 4, bits. | | | Table 89. | Control register 5: command and data bytes | | | Table 90. | Control register 5, data bytes | | | Table 91. | Control register 5, bits | | | Table 92. | Control register 6: command and data bytes | | | Table 93. | Control register 6, data bytes | | | Table 94. | Control register 6, bits | | | Table 95. | Overview of status register data bytes | | | Table 96. | Global status register | | | Table 97. | Status register 1: command and data bytes | | | Table 98. | Status register 1, data bytes | | | Table 99. | Status register 1, bits | | | Table 100. | Status register 2: command and data bytes | 96 | | .99PM62GXP | List of table | |------------|---------------| | | | | Table 101. | Status register 2, data bytes | 96 | |------------|-------------------------------------------|-----| | | Status register 2, bits | | | | Status register 3: command and data bytes | | | Table 104. | Status register 3, data bytes | 97 | | Table 105. | Status register 3, bits | 97 | | Table 106. | PowerSSO-36 mechanical data | 100 | | | Document revision history | | List of figures L99PM62GXP # **List of figures** | Figure 1. | Block diagram | . 9 | |------------|-------------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) | | | Figure 3. | Voltage source with external PNP | | | Figure 4. | Voltage source with external PNP and current limitation | 13 | | Figure 5. | Voltage source with external NPN | | | Figure 6. | Voltage source with external NPN and current limitation | 14 | | Figure 7. | Voltage regulator behaviour and diagnosis during supply voltage ramp-up / ramp-down | | | | conditions | | | Figure 8. | Operating modes | | | Figure 9. | Watchdog in normal operating mode (no errors) | | | Figure 10. | Watchdog with error conditions | | | Figure 11. | Watchdog in Flash mode | | | Figure 12. | Change watchdog timing within long open window | | | Figure 13. | Change watchdog timing within window mode | | | Figure 14. | General procedure to change watchdog timing out of fail safe mode | | | Figure 15. | Change watchdog timing out of fail safe mode (watchdog failure) | | | Figure 16. | Example: exit fail safe mode from watchdog failure | | | Figure 17. | LIN master node configuration using LIN_PU (optional) | | | Figure 18. | CAN wake up capabilities | | | Figure 19. | Over voltage and under voltage protection and diagnosis | | | Figure 20. | Thermal shutdown protection and diagnosis | | | Figure 21. | Phase shifted PWM | | | Figure 22. | Typical application diagram | | | Figure 23. | Thermal data of PowerSSO-36 | | | Figure 24. | PowerSSO-36 PC board | | | Figure 25. | PowerSSO-36 Thermal Resistance junction to ambient vs PCB copper area (V1 ON) | 46 | | Figure 26. | PowerSSO-36 Thermal Impedance junction to ambient vs PCB copper area (single | | | | pulse with V1 ON) | | | Figure 27. | PowerSSO-36 thermal fitting model (V1 ON) | | | Figure 28. | Watchdog timing (long, early, late and safe window) | | | Figure 29. | Watchdog early, late and safe windows | | | Figure 30. | LIN transmit, receive timing | | | Figure 31. | SPI – transfer timing diagram | | | Figure 32. | SPI - input timing | | | Figure 33. | SPI output timing (part 1) | | | Figure 34. | SPI output timing (part 2) | | | Figure 35. | SPI – CSN low to high transition and global status bit access | 68 | | Figure 36. | Read configuration register <sup>(1)</sup> | 71 | | Figure 37. | Write configuration register <sup>(1)</sup> | 71 | | Figure 38. | Format of data shifted out at SDO during write cycle | | | Figure 39. | Format of data shifted out at SDO during read cycle | | | Figure 40. | Format of data shifted out at SDO during read and clear status operation | | | Figure 41. | PowerSSO-36 package dimensions | 99 | # 1 Block diagram and pin descriptions Table 2. Pin definition | Pin | Symbol | Function | |------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Analog ground | | 2 | RxDC | CAN receive data output | | 3 | TxDC | CAN transmit data input | | 4 | CANH | CAN high level voltage I/O | | 5 | CANL | CAN low level voltage I/O | | 6 | SPLIT | CAN reference voltage output, CAN termination | | 7 | CANSUP | CAN supply input; to allow external CAN supply from V <sub>1</sub> or V <sub>2</sub> regulator. | | 8 | NRESET | NReset output to micro controller; Internal pull-up of typical 100 K $\Omega$ (reset state = LOW) | | 9 | V <sub>1</sub> | Voltage regulator 1 output: 5 V supply e.g. micro controller, CAN transceiver | | 10 | $V_2$ | Voltage regulator 2 output: 5 V supply for external loads (IR receiver, potentiometer, sensors) or CAN Transceiver. $V_2$ is protected against reverse supply. | | 11 | TxDL | LIN Transmit data input | | 12 | RxDL/NINT | RxDL -> LIN receive data output NINT -> indicates local/remote wake-up events or provides a programmable timer interrupt signal | | 13 | OP2+ | Non inverting input of operational amplifier 2 | | 14 | OP2- | Inverting input of operational amplifier 2 | | 15 | OP2_OUT | Output of operational amplifier 2 | | 16 | DI | SPI: serial data input | | 17 | DO | SPI: serial data output | | 18 | CLK | SPI: serial clock input | | 19 | CSN | SPI: chip select not input | | 2022 | WU13 | Wake-up Inputs 1to 3: Input pins for static or cyclic monitoring of external contacts | | 23 | OP1_OUT | Output of operational amplifier 1 | | 24 | OP1- | Inverting input of operational amplifier 1 | | 25 | OP1+ | Non inverting input of operational amplifier 1 | | 26 | OUT4 | High-side driver output (7 $\Omega$ , typ) | | 27 | OUT3/FSO | Configurable as high-side driver output (7 $\Omega$ , typ) or fail safe output pin (default) | | 28 | OUT2 | High-side driver output (7 $\Omega$ , typ) | | 29 | OUT1 | High-side driver output (7 $\Omega$ , typ) | | 30 | OUT_HS | High-side driver (1 $Ω$ , typ) | | 31 | V <sub>S</sub> | Power supply voltage | | 32 | LINPU | High-side driver output to switch off LIN master pull up resistor | | 33 | LIN | LIN bus line | | 34 | REL1 | Low-side driver output (2 $\Omega$ typ) | Table 2. Pin definition (continued) | Pin | Symbol | Function | |-----|--------|----------------------------------------------------------------------------| | 35 | REL2 | Low-side driver output (2 $\Omega$ typ) | | 36 | PGND | Power ground (REL1/2, LIN and CAN GND), to be externally connected to AGND | Figure 2. Pin connection (top view) Note: It is recommended to connect the PGND and AGND pins directly to the TAB. # 2 Detailed description # 2.1 Voltage regulators The L99PM62GXP contains two independent and fully protected low drop voltage regulators, which are designed for very fast transient response and don't require electrolytic output capacitors for stability. The output voltage is stable with ceramic load capacitors $\geq$ 220 nF. # 2.1.1 Voltage regulator: V<sub>1</sub> The $V_1$ voltage regulator provides 5 V supply voltage and up to 250 mA continuous load current and is mainly intended for supply of the system microcontroller. The $V_1$ regulator is embedded in the power management and fail-safe functionality of the device and operates according to the selected operating mode. It can be used to supply the internal HS CAN Transceiver via the CANSUP pin externally. In case of a short circuit condition on the CAN bus, the output current of the transmitter is limited to 100 mA and the transceiver is turned off in order to ensure continued supply of the microcontroller. In addition the regulator $V_1$ drives the L99PM62GXP internal 5 V loads. The voltage regulator is protected against overload and overtemperature. An external reverse current protection has to be provided by the application circuitry to prevent the input capacitor from being discharged by negative transients or low input voltage. Current limitation of the regulator ensures fast charge of external bypass capacitors. The output voltage is stable for ceramic load capacitors $\geq$ 220 nF. If the device temperature exceeds the TSD1 threshold, all outputs (OUTx, RELx, $V_2$ , LIN) is deactivated except $V_1$ . Hence the micro controller has the possibility for interaction or error logging. In case of exceeding TSD2 threshold (TSD2>TSD1), also $V_1$ is deactivated (see state chart in *Chapter 3: Protection and diagnosis*). A timer is started and the voltage regulator is deactivated for $t_{TSD}$ = 1sec. During this time, all other wake up sources (CAN, LIN, WU1 to3 and wake up of $\mu$ C by timer) are disabled. After 1 sec, the voltage regulator tries to restart automatically. If the restart fails 7 times, within one minute, without clearing and thermal shutdown condition still exists, the L99PM62GXP enters the forced $V_{BAT}$ standby Mode. In case of short to GND at " $V_1$ " after initial turn on ( $V_1 < 2V$ for $t > t_{V1\text{short}}$ ) the L99PM62GXP enters the forced $V_{BAT}$ standby Mode. Reactivation (wake-up) of the device can be achieved with signals from CAN, LIN, WU1..3 or periodic wake by timer (see Section 2.2.8: Timer interrupt / wake-up of microcontroller by timer). # 2.1.2 Voltage regulator: V<sub>2</sub> The voltage regulator $V_2$ can supply additional 5 V loads (e.g. logic components or the integrated HS CAN transceiver or external loads such as sensors or potentiometers). The maximum continuous load current is 100 mA. The regulator is protected against: - Overload - Overtemperature - Short circuit (short to ground and battery supply voltage) - Reverse biasing # 2.1.3 Increased output current capability for voltage regulator V<sub>2</sub> For applications which require high output currents, the output current capability of the regulator can be increased my means of the integrated operational amplifiers and an external pass transistor. Figure 3. Voltage source with external PNP Figure 4. Voltage source with external PNP and current limitation *Figure 3* shows a possible configuration with a PNP pass element using voltage regulator 2 to provide the voltage reference for the regulated output voltage V3. Doc ID 17639 Rev 3 13/102 The Vs operating range for this circuit is 5.5 V to 18 V. It is important the respect the input common mode range specified for the operational amplifiers. The output voltage V3 can be calculated using the following formula: $$v_3 = \frac{v_2}{2} \cdot \frac{R_1 + R_2}{R_2} [V]$$ The circuit in *Figure 4* provides additional current limitation using an additional PNP transistor and R6 which allows setting the current limit. Figure 5. Voltage source with external NPN Figure 6. Voltage source with external NPN and current limitation *Figure 5* shows a possible configuration with an NPN pass element using voltage regulator 2 to provide the voltage reference for the regulated output voltage V3. This circuit requires fewer components compared to the configuration in *Figure 3* but has a limited $V_S$ operating range (6 V to 18 V). The output voltage V3 can be calculated using the following formula: $$v_3 = \frac{v_2}{2} \cdot \frac{R_1 + R_2}{R_2} [V]$$ The circuit in *Figure 6* provides additional current limitation using an additional NPN transistor and R5 which allows setting the current limit. Alternatively, voltage regulator 1 can be used to provide the 5 V reference for this topology. However, the additional current consumption through R3 and R4 has to be considered in $V_1$ standby mode. # 2.1.4 Voltage regulator failure The V<sub>1</sub> and V<sub>2</sub> regulator output voltages are monitored. In case of a drop below the $V_{1,}$ $V_{2}$ – fail thresholds ( $V_{1,2}$ < 2 V, typ for t > 2 $\mu$ s), the $V_{1,2}$ -fail bits are latched. The fail bits can be cleared by a dedicated SPI command. ### Short to ground detection If 4 ms after turn on of the regulator the $V_{1,2}$ voltage is below the $V_{1,2}$ fail thresholds, (independent for $V_{1,2}$ ), the L99PM62GXP identifies a short circuit condition at the regulator output and the regulator is switched off. In case of $V_1$ short to GND failure the device enters $V_{BAT}$ standby mode automatically. Bits Forced $V_{BAT}$ STD2/SHT $V_1$ and $V_1$ fail were set. In case of a V<sub>2</sub> short to GND failure the V<sub>2</sub>short and V<sub>2</sub> fail bit is set. If the output voltage of the corresponding regulator once exceeded the $V_{1,2}$ fail thresholds the short to ground detection is disabled. If a short to ground condition occurs the regulator outputs switches off due to thermal shutdown ( $V_1$ at TSD2; $V_2$ at TSD1). #### 2.1.5 Voltage regulator behaviour Figure 7. Voltage regulator behaviour and diagnosis during supply voltage ramp-up / rampdown conditions #### **Operating modes** 2.2 The L99PM62GXP can be operated in 4 different operating modes: - Active - Flash - V<sub>1</sub> standby - V<sub>BAT</sub> standby A cyclic monitoring of wake-up inputs and a periodic interrupt/wake-up by timer is available in standby modes. #### 2.2.1 **Active mode** Downloaded from Elcodis.com electronic components distributor All functions are available and the device is controlled by the ST SPI Interface. #### 2.2.2 Flash mode To program the system microcontroller, the L99PM62 can be operated in Flash mode where the internal watchdog is disabled. This mode can also be used for software debugging. Except for the disabled watchdog, the Flash mode is identical to active mode and all device features are available. A transition from Flash mode to V<sub>1stbv</sub> or V<sub>batstbv</sub> is not possible. The mode can be entered if one of the following conditions is applied: - $V_{TxDL} \ge V_{Flash}$ - $V_{TxDC} \ge V_{Flash}$ At exit from Flash mode ( $V_{TxD} < V_{Flash}$ ) no NReset pulse is generated and the watchdog starts with a long open window. Note: Setting both TxDL and TxDC to high voltage levels (> $V_{Flash}$ ) is not allowed. Communication at the respective TxD pin is not possible. # 2.2.3 V<sub>1</sub> standby mode The transition from active mode to V<sub>1</sub> standby mode is controlled by SPI. To supply the micro controller in a low power mode, the voltage regulator 1 ( $V_1$ ) remains active. In order to reduce the current consumption, the regulator goes in low current mode as soon as the supply current of the microcontroller goes below the $I_{cmp}$ current threshold. At this transition, the L99PM62 also deactivates the internal watchdog. Relay outputs, LIN and CAN transmitters is switched off in $V_1$ standby mode. High-side outputs and the $V_2$ regulator remain in the configuration programmed prior to the standby command. A cyclic supply of external contacts and a synchronized monitoring of the contact state can be activated and configured by SPI. In $V_1$ standby mode various wake up sources can be individually programmed. Each wake up event puts the device into active mode and forces the RxDL/NINT pin to a low level indicating the wake-up condition to the microcontroller. After power ON reset (POR) all wake up sources are activated by default except the periodic interrupt/wake timer. With the interrupt timer the micro controller can be forced from 'stop' to 'run' after a programmable period. The RxDL/NINT pin is forced low after the timer is elapsed. The L99PM62GXP enters active mode and is awaiting a valid watchdog trigger. Both internal timers can be used for this feature. The interrupt timer $(T_{INT})$ at pin RxDL/NINT is only available in $V_1$ standby mode. Inputs TxDL, TxDC and CSN must be at high level or at high impedance in order to achieve minimum standby current in $V_1$ standby mode. Inputs DI and CLK must be at GND or at high impedance to achieve minimum standby current in $V_1$ standby mode. 577 Note: Doc ID 17639 Rev 3 17/102 ## Interrupt The interrupt signal (linked to RxDL/NINT internally) indicates a wake-up event from $V_1$ standby mode. In case of a wake-up by Wake-up Inputs, activity on LIN or CAN, SPI access or timer-interrupt the NINT pin is pulled low for 56 $\mu$ s. In case of $V_1$ standby mode and $(I_{V1} > I_{cmp})$ , the device remains in standby mode, the $V_1$ regulator switches to high current mode and the watchdog starts. No Interrupt signal is generated. # 2.2.4 V<sub>BAT</sub> standby mode The transition from active mode to V<sub>BAT</sub> standby mode is initiated by an SPI command. In $V_{BAT}$ standby mode, the $V_1$ voltage regulator, relay outputs, LIN and CAN transmitters are switched off. High-side outputs and the $V_2$ regulator remain in the configuration programmed prior to the standby command. In $V_{BAT}$ standby mode the current consumption of the L99PM62GXP is reduced to a minimum level. Note: Inputs TXDL, TXDC and CSN must be terminated to GND in $V_{BAT}$ standby to achieve minimum standby current. This can be achieved with the internal ESD protection diodes of the microcontroller (microcontroller is not supplied in this mode; $V_1$ is pulled to GND). # 2.2.5 Wake up from standby modes A wake-up from standby mode switches the device to active mode. This can be initiated by one or more of the following events: Table 3. Wake up sources | Wake up source | Description | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LIN bus activity | Can be disabled by SPI | | | | CAN bus activity | Can be disabled by SPI | | | | Level change of WU1 - 3 | Can be individually configured or disabled by SPI | | | | I <sub>V1</sub> > I <sub>cmp</sub> | Device remains in $V_1$ standby mode but watchdog is enabled (If $I_{cmp} = 0$ ) and the $V_1$ regulator goes into high current mode (increased current consumption). No interrupt is generated. | | | | Timer interrupt / wake up of μC by TIMER | Programmable by SPI - V <sub>1</sub> standby mode: device wakes up and Interrupt signal is generated at RxDL/NINT when programmable time-out has elapsed - V <sub>BAT</sub> standby mode: device wakes up, V <sub>1</sub> regulator is turned on and NReset signal is generated when programmable time-out has elapsed | | | | SPI access | PI access Always active (except in V <sub>BAT</sub> standby mode) Wake up event: CSN is low and first rising edge on CLK | | | To prevent the system from a deadlock condition (no wake up possible) a configuration where the periodic timer interrupt and wake up by LIN and HS CAN are disabled, is not allowed. The default configuration is entered for all wake-up sources in case of such an invalid setting. All wake-up events from $V_1$ standby mode (except $I_{V1} > I_{cmp}$ ) are indicated to the microcontroller by a low-pulse at RxDL/NINT (duration: 56 $\mu$ s). Wake-up from V<sub>1</sub> standby by SPI Access might be used to check the interrupt service handler. ### 2.2.6 Wake-up inputs The de-bounced digital inputs WU1 to WU3 can be used to wake up the L99PM62GXP from standby modes. These inputs are sensitive to any level transition (positive and negative edge) For static contact monitoring, a filter time of $64 \mu s$ is implemented at WU1-3. The filter is started when the input voltage passes the specified threshold. In addition to the continuous sensing (static contact monitoring) at the wake up inputs, a cyclic sense functionality is implemented. This feature allows periodical activation of the wake-up inputs to read the status of the external contacts. The periodical activation can be linked to Timer1 or Timer2 (see Section 2.2.7: Cyclic contact supply ). The input signal is filtered with a filter time of 16 $\mu$ s after a programmable delay (80 $\mu$ s or 800 $\mu$ s) according to the configured timer on-time. A wake-up is processed if the status has changed versus the previous cycle. The outputs OUT\_HS and OUT1-4 can be used to supply the external contacts with the timer setting according to the cyclic monitoring of the wake-up inputs. If the wake-up inputs are configured for cyclic sense mode the input filter timing and input filter delay (*WUx\_filt* in control register 2) must correspond to the setting of the high-side output which supplies the external contact switches (OUTx in control register 0). In standby mode, the inputs WU1-3 are SPI configurable for pull-up or pull-down current source configuration according to the setup of the external. In active mode the inputs have a pull down resistor. In active mode, the input status can be read by SPI (Status Register 2). Static sense should be configured (Control Register 2) before the read operation is started (In cyclic sense configuration, the input status is updated according to the cyclic sense timing; Therefore, reading the input status in this mode may not reflect the actual status). ### 2.2.7 Cyclic contact supply In $V_1$ standby and $V_{BAT}$ standby modes, any high-side driver output (OUT1..4, OUTHS) can be used to periodically supply external contacts. The timing is selectable by SPI Timer 1: period is X s. The on-time is 10 ms resp. 20 ms: With $X \in \{1, 2, 3, 4 \text{ s}\}$ Timer 2: period is X ms. The on-time is 100 $\mu$ s resp. 1ms: With X $\in$ {10, 20, 50, 200 ms} # 2.2.8 Timer interrupt / wake-up of microcontroller by timer During standby modes the cyclic wake up feature, configured via SPI, allows waking up the $\mu$ C after a programmable timeout according to timer1 or timer2. 57 Doc ID 17639 Rev 3 19/102 From $V_1$ standby mode, the L99PM62GXP wakes up (after the selected timer has elapsed) and sends an interrupt signal (via RxDL/NINT pin) to the $\mu$ C. The device enters active mode and the watchdog is started with a long open window. The microcontroller can send the device back into $V_1$ standby after finishing its tasks. From $V_{BAT}$ standby mode, the L99PM62GXP wakes up (after the selected timer has elapsed), turns on the V<sub>1</sub> regulator and provides an NReset signal to the $\mu$ C. The device enters active mode and the watchdog is started with a long open window. The microcontroller can send the device back into $V_{BAT}$ standby after finishing its tasks. # 2.3 Functional overview (truth table) Table 4. Functional overview (truth table) | | Comments | Operating modes | | | |-----------------------------------------------|------------------------|-----------------------------|------------------------------------------------------------|------------------------------------------------------------| | Function | | Active mode | V <sub>1</sub> -standby<br>static mode<br>(cyclic sense) | V <sub>BAT</sub> -standby<br>static mode<br>(cyclic sense) | | Voltage-regulator, V <sub>1</sub> | V <sub>OUT</sub> = 5 V | On | On <sup>(1)</sup> | Off | | Voltage-regulator, V <sub>2</sub> | V <sub>OUT</sub> = 5 V | On/ Off (2) | On <sup>(2)</sup> / Off | On <sup>(2)</sup> / Off | | Reset-generator | | On | On | Off | | Window watchdog | V <sub>1</sub> monitor | On | Off (On: $I_V_1 > I_{cmp}$ - threshold and $I_{cmp} = 0$ ) | Off | | Wake up | | Off | Active <sup>(3)</sup> | Active <sup>(3)</sup> | | HS-cyclic supply | Oscillator time base | On / Off | On <sup>(2)</sup> / Off | On <sup>(2)</sup> / Off | | Relay driver | | On | Off | Off | | Operational amplifiers | | On | Off | Off | | LIN | LIN 2.1 | On | Off <sup>(4)</sup> | Off <sup>(4)</sup> | | HS_CAN | | On | Off <sup>(4)</sup> | Off <sup>(4)</sup> | | FSO (if configured by SPI), active by default | Fail safe output | OUT3/FSO Off <sup>(5)</sup> | OUT3/FSO Off <sup>(5)</sup> | OUT3/FSO Off <sup>(5)</sup> | | Oscillator | | On | (6) | (6) | | Vs-monitor | | On | (7) | (7) | - 1. Supply the processor in low current mode. - 2. Only active when selected via SPI. - 3. Unless disabled by SPI. - The bus state is internally stored when going to standby mode. A change of bus state leads a wake-up after exceeding of internal filter time (if wake-up by LIN or CAN is not disabled by SPI). - 5. ON in fail-safe condition: If Standby mode is entered with active Fail Safe mode, the output remains ON in Standby mode. - 6. Activation = ON if cyclic sense is selected. - 7. cyclic activation = pulsed ON during cyclic sense. Figure 8. Operating modes # 2.4 Configurable window watchdog During normal operation, the watchdog monitors the micro controller within a programmable trigger cycle: (10 ms, 50 ms, 100 ms, 200 ms) In $V_{BAT}$ standby and Flash program modes, the watchdog circuit is automatically disabled. In $V_1$ standby mode a wake up by timer is programmable in order to wake up the $\mu C$ (see Section 2.2.8: Timer interrupt / wake-up of microcontroller by timer). After wake-up, the watchdog starts with a long open window. After serving the watchdog, the $\mu C$ may send the device back to $V_1$ standby mode. 57 Doc ID 17639 Rev 3 21/102 After power-on or standby mode, the watchdog is started with a long open window (65 ms nominal). The long open window allows the micro controller to run its own setup and then to trigger the watchdog via the SPI. The trigger is processed when the CSN input becomes HIGH after the transmission of the SPI word. Writing '1' to the watchdog trigger bit terminates the long open window and start the window watchdog (the timing is programmable by SPI). Subsequently, the micro controller has to serve the watchdog by alternating the watchdog trigger bit within the safe trigger area (refer to *Figure 29*). A correct watchdog trigger signal immediately starts the next cycle. After 8 watchdog failures in sequence, the $V_1$ regulator is switched off for 200ms. If subsequently, 7 additional watchdog failures occur, the $V_1$ regulator is completely turned off and the device goes into $V_{\text{BAT}}$ standby mode until a wakeup occurs. In case of a watchdog failure, the outputs (RELx, OUTx, $V_2$ ) are switched off and the device enters fail-safe mode (i.e. all control registers are set to default values except the 'OUT3 control bit'). The following diagrams illustrate the watchdog behavior of the L99PM62. The diagrams are split into 3 parts. First diagram shows the functional behavior of the watchdog without any error. The second diagram covers the behavior covering all the error conditions, which can affect the watchdog behavior. Third diagram shows the transition in and out of Flash mode. All 3 diagrams can be overlapped to get all the possible state transitions under all circumstances. For a better readability, they were split in normal operating, operating with errors and Flash mode. Figure 9. Watchdog in normal operating mode (no errors) Downloaded from Elcodis.com electronic components distributor Doc ID 17639 Rev 3 Figure 10. Watchdog with error conditions Figure 11. Watchdog in Flash mode # 2.4.1 Change watchdog timing There are 4 programmable watchdog timings available, which represent the nominal trigger time in window mode. To change the watchdog timing, a new timing has to be written by SPI. The new timing gets active with the next valid watchdog trigger. The following figures illustrate the sequence, which is recommended to use, changing the timing within long open window and within window mode. Doc ID 17639 Rev 3 23/102 Watchdog window mode long open window Mode [timing as programmed in previous SPI command; e.g. 50 ms] WD timing [e.g. 50 ms] CSN write operation write operation read operation write operation SPI Ctrl Reg 3 WD Time Ctrl Reg 1 Trig = 1 Ctrl Reg 1 Trig = 0 [e.g. 50 ms] Command SPI Feedback: Feedback: Feedback: check FSO = 0 FSO = 0 check FSO = 0 check WD time Feedback change timing for WD write operation accepted AG00011V1 Figure 12. Change watchdog timing within long open window If the device is in fail-safe mode, the control registers are locked for writing. To change the watchdog timing out of fail-safe mode, first the fail-safe condition must be solved, respective confirmed from the microcontroller. Afterwards the new watchdog timing can be programmed using the sequence from *Figure 14*. Since the actions to remove, a fail-safe condition can differ from the root cause of the fail safe the following diagram shows the general procedure how to change the watchdog timing out of fail-safe mode. *Figure 15* shows the procedure to change watchdog timing with a previous watchdog failure, since this is a special fail-safe scenario. Figure 14. General procedure to change watchdog timing out of fail safe mode # 2.5 Fail safe mode # 2.5.1 Single failures L99PM62GXP enters fail safe mode in case of: - Watchdog failure - V<sub>1</sub> turn on failure - V<sub>1</sub> short (V<sub>1</sub> < V<sub>1fail</sub> for t > t<sub>V1short</sub>) - V<sub>1</sub> undervoltage (V<sub>1</sub> < Vrth for t > t<sub>UV1</sub>) - Thermal shutdown TSD2 - SPI failure - DI stuck to GND or V<sub>CC</sub> (SPI frame = '00 00 00' or 'FF FF FF') 57 Doc ID 17639 Rev 3 25/102 The fail safe functionality is also available in $V_1$ standby mode. During $V_1$ standby mode the fails safe mode is entered in the following cases: - V<sub>1</sub> undervoltage (V<sub>1</sub> < Vrth for t > t<sub>UV1</sub>) - Watchdog failure (if watchdog still running due to I<sub>V1</sub> > I<sub>cmp</sub>) - Thermal shutdown TSD2 In fail safe mode the L99PM62 returns to a default. The fail safe condition is indicated to the remaining system in the global status register. The conditions during fails safe mode are: - All outputs are turned off - All control registers are set to default values (except OUT3/FSO configuration) - Write operations to control registers are blocked until the fail safe condition is cleared (see Table 5) - LIN and HS CAN transmitter, OpAmps and SPI remain on - Corresponding failure bits in status registers are set. - FSO Bit (Bit 0 global status register) is set - OUT3/FSO is activated if configured as fail safe output If OUT3 is configured as FSO, the internal fail safe mode can be monitored at OUT3 (high-side driver is turned on in fail-safe mode). Self protection features for OUT3 when configured as FSO are active (see *Section 3.3: High-side driver outputs*). OUT3 is configured as fail safe output by default. It can be configured to normal high-side driver operation by SPI. It this case, the configuration remains until Vs power on. If the fail safe mode was entered it keeps active until the fail safe condition is removed and the fail safe was read by spi. depending on the root cause of the fail safe operation, the actions to exit fail safe mode are as shown in the following table. Table 5. Fail safe conditions and exit modes | Failure source | Failure condition | Diagnosis | Exit from fail-safe mode | |-----------------|------------------------------------------------|----------------------------------------------------------|---------------------------------------------| | μC (oscillator) | Watchdog early write failure or expired window | Fail-safe = 1<br>WDfail = n+1 | TRIG = 1 during LOWi and read fail-safe bit | | V <sub>1</sub> | Short at turn-on | Fail-safe = 1<br>Forced Sleep TSD2/SHTV <sub>1</sub> = 1 | Read&Clear SR3 after wake | | | Undervoltage | Fail-safe = 1<br>V <sub>1fail</sub> = 1 <sup>(1)</sup> | V <sub>1</sub> > Vrth<br>Read Fail-safe bit | | Temperature | T <sub>j</sub> > TSD2 | Fail-safe = 1<br>TW = 1<br>TSD1 = 1<br>TSD2 = 1 | T <sub>j</sub> < TSD2<br>Read&Clear SR3 | | SPI | DI short to GND or V <sub>CC</sub> | Fail-safe = 1 | Valid SPI command | <sup>1.</sup> if $V_1 < V_{1fail}$ (for $t > t_{V1fail}$ ) The fail-safe bit is located in the global status register (Bit 0). # 2.5.2 Multiple failures – entering forced V<sub>BAT</sub> standby mode If the fail-safe condition persists and all attempts to return to normal system operation fail, the L99PM62 enters the *forced* $V_{BAT}$ standby *mode* in order to prevent damage to the system. The *forced* $V_{BAT}$ standby mode can be terminated by any regular wake-up event. The root cause of the *forced* $V_{BAT}$ standby is indicated in the SPI status registers The forced V<sub>BAT</sub> standby mode is entered in case of: - Multiple watchdog failures: forced sleep WD = 1 (15x watchdog failure) - Multiple thermal shutdown 2: forced sleep TSD2/SHTV1 = 1 (7 x TSD2) - $V_1$ short at turn-on: forced sleep TSD2/SHTV1 = 1 ( $V_1 < V_{1fail}$ for $t > t_{V1fail}$ ) Table 6. Persisting fail safe conditions and exit modes | Failure source | Failure condition | Diagnosis | Exit from fail-safe mode | |-----------------|----------------------------------|------------------------------------------------------------------------------|-----------------------------------------------| | μC (oscillator) | 15 consecutive watchdog failures | Fail-safe = 1<br>ForcedSleepWD = 1 | Wake-up TRIG = 1 during LOWi read & clear SR3 | | V <sub>1</sub> | short at turn-on | Fail-safe = 1<br>ForcedSleepTSD2/SHTV <sub>1</sub> = 1 | Read&clear SR3 after wake-up | | Temperature | 7 times TSD2 | Fail-safe = 1 TW = 1 TSD1 = 1 TSD2 = 1 ForcedSleepTSD2/SHTV <sub>1</sub> = 1 | Read&clear SR3 after wake-up | Figure 16. Example: exit fail safe mode from watchdog failure Doc ID 17639 Rev 3 27/102 # 2.6 Reset output (NRESET) If $V_1$ is turned on and the voltage exceeds the $V_1$ reset threshold, the reset output "NRESET" is pulled up by internal pull up resistor to $V_1$ voltage after a reset delay time $(t_{rd})$ . This is necessary for a defined start of the micro controller when the application is switched on. Since the NRESET output is realized as an open drain output it is also possible to connect an external NRESET open drain NRESET source to the output. It must be considered that as soon the NRESET is released from the L99PM62 the Watchdog timing starts. A reset pulse is generated in case of: - V<sub>1</sub> drops below Vrth (configurable by SPI) for t > t<sub>UV1</sub> - Watchdog failure Note: An external pull-up resistor An external pull-up resistor (1k $\Omega$ ) to V<sub>1</sub> is recommended in order to ensure $I_{LOAD1} > I_{cmp}$ during reset condition # 2.7 Operational amplifiers The operational amplifiers are especially designed to be used for sensing and amplifying the voltage drop across ground connected shunt resistors. Therefore the input common mode range includes -0.2 V to 3 V. The operational amplifiers are designed for -0.2 V to +3 V input voltage swing and rail-to-rail output voltage range. All pins (positive, negative and outputs) are available to be able to operate in non-inverting and inverting mode. Both operational amplifiers are on-chip compensated for stability over the whole operating range within the defined load impedance. The operational amplifiers may also be used to setup an additional high current voltage source with an external pass element. Refer to *Section 2.1.3* for a detailed description. ### 2.8 LIN bus interface #### **Features** - Speed communication up to 20 kbit/s. - LIN 2.1 compliant (SAEJ2602 compatible) transceiver. - Function range from +40 V to -18 V DC at LIN pin. - GND disconnection fail safe at module level. - Off mode: does not disturb network. - GND shift operation at system level. - Micro controller Interface with CMOS compatible I/O pins. - Internal pull up resistor. - Internal high-side switch to disconnect master pull-up resistor in case of short circuit of bus signal. - ESD and transient immunity according to ISO7637 and EN / IEC61000-4-2. - Matched output slopes and propagation delay. In order to further reduce the current consumption in standby mode, the integrated LIN bus interface offers an ultra low current consumption. Note: Use of master pull-up switch is optional. # 2.8.1 Error handling The L99PM62GXP provides the following 3 error handling features which are not described in the LIN Spec. $V_{2,1}$ , but are realized in different stand alone LIN transceivers / micro controllers to switch the application back to normal operation mode. At $V_S$ > Vpor (i.e. Vs power-on reset threshold), the LIN transceiver is enabled. The LIN transmitter is disabled in case of the following errors: - Dominant TxDL time out - LIN permanent recessive - Thermal shutdown 1 - V<sub>S</sub> over/undervoltage - The LIN receiver is not disabled in case of any failure condition. #### **Dominant TxDL time out** If TXDL is in dominant state (low) for more than 12 ms (typ) the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. This feature can be disabled via SPI. #### Permanent recessive If TXDL changes to dominant (low) state but RXDL signal does not follow within 40 $\mu$ s the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. ### **Permanent dominant** If the bus state is dominant (low) for more than 12 ms a permanent dominant status is detected. The status bit is latched and can be read and optionally cleared by SPI. The transmitter is not disabled. # 2.8.2 Wake up (from LIN) In standby mode the L99PM62GXP can receive a wake up from LIN bus. For the wake up feature the L99PM62GXP logic differentiates two different conditions. ### Normal wake up Normal wake up can occur when the LIN transceiver was set in standby mode while LIN was in recessive (high) state. A dominant level at LIN for $t_{linbus}$ , switches the L99PM62GXP to active mode. ### Wake up from short to GND condition If the LIN transceiver was set in standby mode while LIN was in dominant (low) state, recessive level at LIN for $t_{\text{linbus}}$ , switches the L99PM62GXP to active mode. Note: A wake up caused by a message on the bus starts the voltage regulator and the microcontroller to switch the application back to normal operation mode. Doc ID 17639 Rev 3 29/102 # 2.8.3 LIN pull-up The master node pull-up resistor (1 $k\Omega$ ) can be connected to V<sub>S</sub> using the internal LIN\_PU high-side switch. This high-side switch can be controlled by SPI in order to allow disconnection of the pull-up resistor in case of LIN bus short to GND conditions. Figure 17. LIN master node configuration using LIN\_PU (optional) LIN\_PU high-side driver characteristics: - Activated by default and can be turned off by SPI command (CR4). - Remains active in standby modes. - Switch off only in case of over temperature (TSD2 = thermal shutdown #2). - No over current protection. - Typical R<sub>DS</sub>on, 10 Ω. # 2.9 High speed CAN bus transceiver General requirements - Communication speed up to 1 Mbit/s. - ISO 11898-2 and ISO 11898-5 compliant - SAE J2284 compliant - Function range from -27 V to +40 V DC at CAN pins. - GND disconnection fail safe at module level. - GND shift operation at system level. - Micro controller Interface with CMOS compatible I/O pins. - ESD and transient immunity according to ISO7637 and EN / IEC61000-4-2 - Matched output slopes and propagation delay - Split output pin for stabilizing the recessive bus level - Receive-only mode available In order to further reduce the current consumption in standby mode, the integrated CAN bus interface offers an ultra low current consumption. # 2.9.1 CAN error handling The L99PM62GXP provides the following 4 error handling features which are not described in the ISO 11898-2/ISO 11898-5, but are realized in different stand alone CAN transceivers/micro controllers to switch the application back to normal operation mode. At $V_S$ > Vpor (i.e. $V_S$ power-on reset threshold), the CAN transceiver is enabled. It remains enabled also in case of $V_S$ overvoltage and undervoltage conditions. The CAN transmitter is disabled only in case of the following errors: - Dominant TxDC time out - CAN permanent recessive - RxDC permanent recessive - Thermal shutdown 1 The CAN receiver is not disabled in case of any failure condition. ### **Dominant TxDC time out** If TXDC is in dominant state (low) for $t > t_{dom(TxD)}$ the transmitter is disabled, status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. ### **CAN** permanent recessive If TXDC changes to dominant (low) state but CAN bus does not follow for 4 times, the transmitter is disabled, status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. ### **CAN** permanent dominant If the bus state is dominant (low) for $t > t_{CAN}$ a permanent dominant status is detected. The status bit is latched and can be read and optionally cleared by SPI. The transmitter is not disabled. ## **RXDC** permanent recessive If RXDC pin is clamped to recessive (high) state, the controller is not able to recognize a bus dominant state and could start messages at any time, which results in disturbing the overall bus communication. Therefore, if RXDC does not follow TXDC for 4 times the transmitter is disabled. The status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. ### 2.9.2 Wake up (from CAN) When the L99PM62GXP is in standby mode with CAN wake up option enabled, the CAN bus traffic is detected. For the wake up feature the L99PM62GXP logic differentiates different conditions. During $V_1$ Standby mode RXDC output is kept at recessive level. Independent from the wakeup pattern selected and independent from the previous Standby mode, the RXDC reflect immediately the bus state after the wakeup. This feature allows implementation of a 'partial networking' functionality controlled by the system microcontroller. Doc ID 17639 Rev 3 31/102 # Normal pattern wake up Normal pattern wake up can occur when CAN pattern wake up option is enabled and the CAN transceiver was set in standby mode while CAN bus was in recessive (high) state or dominant (low) state. In order to wake up the L99PM62GXP, the following criteria must be fulfilled: - The CAN interface wake-up receiver must receive a series of two consecutive valid dominant pulses, each of which must be longer than 2 µs - The distance between 2 pulses must be longer than 2 μs. - The two pulses must occur within a time frame of 1.0 ms ## Wake up from short to GND condition Even if CAN pattern wake up option is enabled, but the CAN transceiver was set in standby mode after a qualified permanent dominant state, recessive level at CAN, switches the L99PM62GXP to active mode. # No pattern wake up If the CAN pattern wake up option is disabled, any transition either dominant (low) state to recessive (high) state or recessive (high) state to dominant (low) state switches the L99PM62GXP to active mode (after a filtering time of 2 $\mu$ s). Note: A wake up caused by a message on the bus starts the voltage regulator and the microcontroller to switch the application back to normal operation mode. Figure 18. CAN wake up capabilities Note: Pictures above illustrate the wake up behaviour from $V_1$ standby mode. For wake up from $V_{BAT}$ standby mode an NReset pulse is generated instead of the RXDL (Interrupt) signal. ## 2.9.3 CAN sleep mode During active mode it is possible to deactivate the CAN transceiver with a dedicated SPI command (CR4, CAN\_act = 0). The CAN transceiver remains deactivated until it is activated again. With a deactivated CAN the receiver input termination network is disconnected from the bus and the CANH, CANL bus lines is driven to GND. The SPLIT output is also deactivated in this case. ## 2.9.4 CAN receive only mode With the CAN\_rec\_only bit in control register 4 it is possible to disable the CAN transmitter in active mode. In this mode it is possible to listen to the bus but not sending to it. The receiver termination network is still activated in this mode. # 2.9.5 CAN looping mode If the CAN\_Loop\_en bit in control register 4 is set the TXDC input is mapped directly to the RXDC pin. This mode can be used in combination with the CAN receive only mode, to run diagnosis for the CAN protocol handler of the micro controller. # 2.10 Serial peripheral interface (ST SPI standard) A 24 bit SPI is used for bi-directional communication with the micro controller. During active mode, the SPI - Triggers the watchdog - Controls the modes and status of all L99PM62GXP modules (incl. input and output drivers) - Provides driver output diagnostic - Provide L99PM62GXP diagnostic (incl. overtemperature warning, L99PM62GXP operation status) The SPI can be driven by a micro controller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. This device is not limited to micro controller with a built-in SPI. Only three CMOS-compatible output pins and one input pin is needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO-pin reflects the global error flag (fault condition) of the device. #### Chip select not (CSN) The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) is in high impedance state. A low signal activates the output driver and a serial communication can be started. The state during CSN = 0 is called a communication frame. If CSN = low for $t > t_{CSNfail}$ the DO output is switched to high impedance in order to not block the signal line for other SPI nodes. 577 Doc ID 17639 Rev 3 33/102 ## Serial data in (DI) The input pin is used to transfer data serial into the device. The data applied to the DI is sampled at the rising edge of the CLK signal and shifted into an internal 24 bit shift register. At the rising edge of the CSN signal the contents of the shift register is transferred to Data Input Register. The writing to the selected data input register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame is ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame. Note: Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected IC's is recommended. ### Serial data out (DO) The data output driver is activated by a logical low level at the CSN input and goes from high impedance to a low or high level depending on the global error flag (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin transfers the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK shifts the next bit out. ### Serial clock (CLK) The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) changes with the falling edge of the CLK signal. The SPI can be driven with a CLK Frequency up to 1MHz. # 3 Protection and diagnosis # 3.1 Power supply fail Over and under-voltage detection on Vs # 3.1.1 V<sub>S</sub> overvoltage If the supply voltage Vs reaches the over voltage threshold (V<sub>SOV</sub>): - Outputs OUTx, RELx and LIN are switched to high impedance state (load protection). CAN is not disabled. Recovery of outputs when the overvoltage condition disappears is depending on the setting of VLOCKOUT\_EN bit in Control Register 4. - VLOCKOUT\_EN = 1: Outputs are off until read and clear SR3. - VLOCKOUT\_EN = 0: Outputs switch automatically on when overvoltage condition disappears. - The over voltage bit is set and can be cleared with a 'Read and Clear' command. The overvoltage bit is removed automatically if VLOCKOUT\_EN = 0 and the overvoltage condition disappears. - Outputs REL1,2 can be excluded from a shutdown in case of overvoltage by SPI (LSOVUV\_ Shutdown\_en in CR4) # 3.1.2 Vs undervoltage If the supply voltage Vs drops below the under voltage threshold voltage ( $V_{SUV}$ ) - Outputs OUTx, RELx and LIN are switched to high impedance state (load protection). CAN is not disabled. Recovery of outputs when the undervoltage condition disappears is depending on the setting of VLOCKOUT\_EN bit. - VLOCKOUT\_EN = 1: Outputs are off until read and clear SR3. - VLOCKOUT\_EN = 0: Outputs switch on automatically when undervoltage condition disappears. - The undervoltage bit is set and can be cleared with a 'Read and Clear' command. The undervoltage bit is removed automatically if VLOCKOUT\_EN = 0 and the undervoltage condition disappears - Outputs REL1,2 can be excluded from a shutdown in case of undervoltage by SPI (LSOVUV shutdown en in CR4) Figure 19. Over voltage and under voltage protection and diagnosis **47/** # 3.2 Temperature warning and thermal shutdown Note: The thermal state machine recovers the same state were it was before entering standby mode. In case of a TSD2 it enters TSD1 state. 5/ Doc ID 17639 Rev 3 ## 3.3 High-side driver outputs The component provides a total of 4 high-side outputs Out1 to 4, (7 $\Omega$ typical at 25°C) to drive e.g. LED's or hall sensors and 1 high-side output OUT\_HS with 1 $\Omega$ typical at 25 °C). The high-side outputs switch off in case of: - V<sub>S</sub> over and undervoltage - Overcurrent - Overtemperature (TSD1) with pre warning<sup>(a)</sup> In case of overload or over temperature (TSD1) condition, the drivers switches off. The according status bit is latched and can be read and optionally cleared by SPI. The drivers remain off until the status is cleared. In case over/under voltage condition, the drivers is switched off. The according status bit is latched and can be read and optionally cleared by SPI. If the Vlockout bit (Control Register 4) is set to '1' the drivers remain off until the status is cleared. If the Vlockout bit is set to '0' the drivers switches on automatically if the error condition disappears. In case of open-load condition, the according status register is latched. The status can be read and optionally cleared by SPI. The high-sides are not switched off. For OUT\_HS the auto recovery feature (OUTHSREC bit Control Register 4) can be enabled. If this bit is set to '1' the driver is automatically restart from a overload condition. This overload recovery feature is intended for loads which have an initial current higher than the over current limit of the output (e.g. Inrush current of cold light bulbs). During auto recovery mode the over current status bit can not be read from SPI. The device itself can not distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example, the micro controller can switch on light bulbs by setting the over current recovery bit for the first 50ms. After clearing the recovery bit, the output is automatically disabled if the overload condition still exists. In case of a fail safe condition, the high-side drivers are switched off. The control bits are set to default values. (except OUT3/FSO if it is used as a high-side driver output) Note: The maximum voltage and current applied to the high-side outputs is specified in Section 5.1: Absolute maximum rating. Appropriate external protection may be required in order to respect these limits under application conditions. Each high-side driver can be driven whether with a PWM signal or with a internal Timer. See *Table 7*. For more Details please refer to Section 6.2: SPI registers. Table 7. PWM configuration for high-side outputs | High-side output | PWM channel | Internal timer | |------------------|-------------|----------------| | OUT1 | PWM 1 | Timer 1 | | OUT2 | PWM 2 | Timer 2 | | OUT3 | PWM 3 | - | a. Except OUT3 when configured as FSO. **High-side output PWM** channel Internal timer OUT4 PWM 4 Timer 2 **OUTHS** PWM 3 / PWM 4 Timer 1 / Timer 2 Table 7. PWM configuration for high-side outputs (continued) The PWM 1 / 3 channels start a PWM period with the ON phase, while the PWM 2 / 4 channels start with the OFF phase. In this way it is possible to use the 4 PWM channels in a phase shifted way. The Figure 21 shows this feature with a duty cycle of 25% for both PWM channels. Figure 21. Phase shifted PWM #### 3.4 Low-side driver outputs REL1, REL2 The outputs REL1, REL2 ( $R_{DSon}$ = 2 $\Omega$ typical at 25 °C) are specially designed to drive relay loads. The outputs provide an active output zener clamping (45 V typical) feature for the demagnetization of the relay coil, even though a load dump condition exists. For fail-safe reasons the relay drivers are linked with the fail safe operation: in case of entering the fail safe mode, the relay drivers switches off and the SPI control bits are set to default (i.e. driver is off). The low-side drivers switch off in case of: - V<sub>S</sub> over and undervoltage - Overcurrent - Overtemperature with pre warning In case of overload or overtemperature (TSD1) condition, the drivers switches off. The according status bit is latched and can be read and optionally cleared by SPI. The drivers remain off until the status is cleared. 577 Doc ID 17639 Rev 3 In case $V_S$ over/undervoltage condition, the drivers is switched off. The according status bit is latched and can be read and optionally cleared by SPI. If the Vlockout bit (Control Register 4) is set to '1' the drivers remain off until the status is cleared. If the Vlockout bit is set to '0' the drivers is switched on automatically if the error condition disappears. With the LSOVUV\_shutdown\_en bit (Control Register 4) the drivers can be excluded from a switch off in case of $V_S$ over/undervoltage. If the bit is set to '1' the driver switches off, otherwise the drivers remain on. ## 3.5 SPI diagnosis Digital diagnosis features are provided by SPI (for details please refer to Section 6.2: SPI registers. - V<sub>1</sub> reset threshold programmable - Overtemperature including. pre warning - Open-load separately for each output stage except REL1/REL2 - Overload status separately for each output stage - Vs-supply over/under voltage - V<sub>1</sub> and V<sub>2</sub> fail bit - V<sub>2</sub> output short to GND - Status of the WU1 to 3 - Wake-up sources (CAN, LIN, SPI, Timer, WU1...3) - chip reset bit (start from power-on reset) - Number of unsuccessful V<sub>1</sub> restarts after thermal shutdown - Number of sequential watchdog failures - LIN diagnosis (permanent recessive/dominant, dominant TxD) - CAN diagnosis (permanent recessive/dominant, dominant TxD, recessive RXD) - Device State (wake-up from V1 standby or V<sub>BAT</sub> standby) - Forced V<sub>BAT</sub> standby after WD-fail, forced V<sub>BAT</sub> standby after overtemperature - Watchdog timer state (diagnosis of watchdog) - Fail-safe status - SPI communication error L99PM62GXP **Typical application** ### **Typical application** 4 Figure 22. Typical application diagram # 5 Electrical specifications # 5.1 Absolute maximum rating Table 8. Absolute maximum rating | Symbol | Parameter/test condition | Value [DC voltage] | Unit | |-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------|------| | V <sub>S</sub> | DC supply voltage / "jump start" | -0.3 to +28 | V | | | Single pulse / t <sub>max</sub> < 400 ms "transient load dump" | -0.3 to +40 | ٧ | | V <sub>1</sub> | Stabilized supply voltage, logic supply | -0.3 to $(V_1 + 0.3) V$<br>$V_1 < V_S$ | V | | V <sub>2</sub> | Stabilized supply voltage | -0.3 to +28 | ٧ | | V <sub>DI</sub> V <sub>CLK</sub><br>V <sub>DO</sub> V <sub>RXDL</sub><br>V <sub>NRESET</sub><br>V <sub>RXDC</sub> | Logic input / output voltage range | -0.3 to V <sub>1</sub> +0.3 | V | | $V_{TXDC}, V_{TXDL}, V_{CSN}$ | Multi level inputs | -0.3 to V <sub>S</sub> +0.3 | ٧ | | V <sub>REL1,</sub> V <sub>REL2,</sub> | Low-side output voltage range | -0.3 to +40 | V | | V <sub>OUT14</sub> , V <sub>OUT_HS</sub> | High-side output voltage range | -0.3 to V <sub>S</sub> +0.3 | V | | V <sub>WU13</sub> | Wake up input voltage range | -0.3 to V <sub>S</sub> +0.3 | V | | V <sub>OP1P,</sub> V <sub>OP1M,</sub><br>V <sub>OP2P,</sub> V <sub>OP2M,</sub> | Opamp1 input voltage range Opamp2 input voltage range | -0.3 to V <sub>1</sub> +0.3 | V | | V <sub>OPOUT1,</sub><br>V <sub>OPOUT2</sub> | Analog Output voltage range | -0.3 to V <sub>S</sub> +0.3 | V | | V <sub>LIN,</sub> V <sub>LINPU</sub> | LIN bus I/O voltage range | -20 to +40 | ٧ | | I <sub>Input</sub> | Current injection into V <sub>S</sub> related input pins | 20 | mA | | lout_inj | Current injection into V <sub>S</sub> related outputs | 20 | mA | | V <sub>CANSUP</sub> | CAN supply | -0.3 to +5.25 | V | | V <sub>CANH</sub> , V <sub>CANL</sub> ,<br>V <sub>SPLIT</sub> | CAN bus I/O voltage range | -27 to +40 | V | Note: All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit! Loss of ground or ground shift with externally grounded loads: ESD structures are configured for nominal currents only. If external loads are connected to different grounds, the current load must be limited to this nominal current. # 5.2 ESD protection Table 9. ESD protection | Parameter | Value | Unit | |--------------------------------|--------------------------------------------------------------------|------| | All pins <sup>(1)</sup> | +/-2 | kV | | All output pins <sup>(2)</sup> | +/-4 | kV | | LIN | +/-8 <sup>(2)</sup><br>+/-10 <sup>(3)</sup><br>+/-6 <sup>(4)</sup> | kV | | CAN_H, CAN_L | +/-8 <sup>(2)</sup><br>+/-6 <sup>(4)</sup> | kV | | All pins <sup>(5)</sup> | +/-500 | V | | Corner pins <sup>(5)</sup> | +/-750 | V | | All pins <sup>(6)</sup> | +/-200 | V | <sup>1.</sup> HBM (human body model, 100 pF, 1.5 k $\Omega$ ) according to MIL 883C, method 3015.7 or EIA/JESD22A114-A. ## 5.3 Thermal data Table 10. Operating junction temperature | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------|---------------|------| | T <sub>j</sub> | Operating junction temperature | -40 to 150 | °C | | R <sub>thjA</sub> | Thermal resistance junction / ambient | See Figure 25 | °K/W | Table 11. Temperature warning and thermal shutdown | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------|-------------------------------|------|------|------|------| | T <sub>W ON</sub> | Thermal over temperature warning threshold | T <sub>j</sub> <sup>(1)</sup> | 120 | 130 | 140 | °C | | T <sub>SD1 OFF</sub> | Thermal shutdown junction temperature 1 | T <sub>j</sub> <sup>(1)</sup> | 130 | 140 | 150 | °C | | T <sub>SD2 OFF</sub> | | $T_j^{(1)}$ | 150 | 160 | 170 | °C | | T <sub>SD2 ON</sub> | Thermal shutdown junction temperature 2 | Hysteresis | | 5 | | °C | | T <sub>SD12hys</sub> | | Trysteresis | | , | | | <sup>1.</sup> Non-overlapping 577 <sup>2.</sup> HBM with all none zapped pins grounded. <sup>3.</sup> Indirect ESD test according to IEC 61000-4-2 (150 pF, 330 $\Omega$ ) and 'Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications' (version 1.1, 2009-12-02). <sup>4.</sup> Direct ESD test according to IEC 61000-4-2 (150 pF, 330 $\Omega$ ) and 'Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications' (version 1.1, 2009-12-02); $C_{\text{bus,LIN}}$ = 220 pF. <sup>5.</sup> Charged device model. <sup>6.</sup> Machine model: C = 200 pF; $R = 0 \Omega$ . Figure 23. Thermal data of PowerSSO-36 44/102 Doc ID 17639 Rev 3 # 5.4 Package and PCB thermal data ### 5.4.1 PowerSSO-36 thermal data Figure 24. PowerSSO-36 PC board Note: Layout condition of Rth and Zth measurements (board finish thickness 1.6 mm +/- 10% board double layer, board dimension 129x60, board Material FR4, Cu thickness 0.070 mm (front and back side), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm +/- 0.08 mm, Cu thickness on vias 0.025 mm). 577 Doc ID 17639 Rev 3 RTHjamb RTHj\_amb( C/W) 70 ■ RTHjamb 60 50 40 30 0 2 4 6 8 10 PCB Cu heatsink area (cm^2) AG00024V1 Figure 25. PowerSSO-36 Thermal Resistance junction to ambient vs PCB copper area (V1 ON) 46/102 Doc ID 17639 Rev 3 Tj Cl C2 C3 C4 R1 R2 R3 R4 Pd AG00026V1 Figure 27. PowerSSO-36 thermal fitting model (V1 ON) ### **Equation 1: pulse calculation formula** $$\begin{aligned} & \textbf{Z}_{TH\delta} = \textbf{R}_{TH} \cdot \boldsymbol{\delta} + \textbf{Z}_{THtp} (\textbf{1} - \boldsymbol{\delta}) \\ & \text{where} \quad & \boldsymbol{\delta} = \textbf{t}_p / \textbf{T} \end{aligned}$$ Table 12. Thermal parameter | Area/island (cm <sup>2</sup> ) | Footprint | 2 | 8 | |--------------------------------|-----------|------|-----| | R1 (°C/W) | 2 | | | | R2 (°C/W) | 8 | 4 | 4 | | R3 (°C/W) | 20 | 15.5 | 10 | | R4 (°C/W) | 36 | 29 | 18 | | C1 (W.s/°C) | 0.01 | | | | C2 (W.s/°C) | 0.1 | 0.2 | 0.2 | | C3 (W.s/°C) | 0.8 | 1 | 1.5 | | C4 (W.s/°C) | 2 | 3 | 6 | #### 5.5 **Electrical characteristics** #### 5.5.1 Supply and supply monitoring The voltages are referred to ground and currents are assumed positive, when the current flows into the pin $T_i$ = -40 °C to 130 °C, unless otherwise specified. Table 13. Supply and supply monitoring | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|------| | V <sub>SUV</sub> | V <sub>S</sub> undervoltage threshold | V <sub>S</sub> increasing / decreasing | 5.11 | | 5.81 | V | | V <sub>hyst_UV</sub> | V <sub>S</sub> undervoltage hysteresis | | 0.0 | 0.1 | 0.15 | V | | V <sub>SOV</sub> | V <sub>S</sub> overvoltage threshold | V <sub>S</sub> increasing / decreasing | 18.5 | | 22 | V | | V <sub>hyst_OV</sub> | V <sub>S</sub> overvoltage hysteresis | Hysteresis | 0.5 | 1 | 1.5 | V | | t <sub>ovuv_filt</sub> | V <sub>S</sub> over/undervoltage filter time | | | 64*T <sub>osc</sub> | | | | I <sub>V(act)</sub> | Current consumption in active mode | $Vs = 12V$ $TxD CAN = high$ $TxD LIN = high$ $V_1 = on, V_2 = on$ $HS/LS driver off$ | | 6 | 12 | mA | | I <sub>V(BAT)</sub> | Current consumption in V <sub>BAT</sub> standby mode | V <sub>S</sub> = 12V<br>Both voltage regulators deactivated,<br>no wake-up request <sup>(1)</sup><br>HS/LS driver off | 8 | 12 | 28 | μΑ | | I <sub>V(BAT)</sub> CS | Current consumption in V <sub>BAT</sub> standby mode with cyclic sense enabled | $V_S$ = 12V<br>Both voltage regulators deactivated,<br>T = 50 ms, ton = 100 $\mu$ s no wake-up request <sup>(1)</sup> | 70 | 110 | 130 | μА | | I <sub>V(BAT)CW</sub> | Current consumption in V <sub>BAT</sub> standby mode with cyclic wake enabled | V <sub>S</sub> = 12V<br>Both voltage regulators deactivated<br>During standby phase no<br>wake-up request <sup>(1)</sup> | 70 | 110 | 130 | μА | | I <sub>(V1)</sub> | Current consumption in V <sub>1</sub> -standby mode | $V_S = 12V$ Voltage Regulator $V_1$ active, $(I_{v1} < I_{cmp})$ no wake-up request <sup>(1)</sup> HS/LS driver off | 16 | 51 | 76 | μΑ | Conditions for no wake-up request are (all conditions must be met): $2 \text{ V} < \text{LIN} < (\text{V}_{\text{S}}\text{-}2 \text{ V}) \\ 0.4 \text{ V} < (\text{CAN\_H} - \text{CAN\_L}) < 1,2 \text{ V} \\ 1 \text{ V} < \text{V}_{\text{WUth}} < (\text{V}_{\text{S}}\text{-}2 \text{ V}) \\ \text{The current consumption in standby modes with cyclic sense can be calculated using the following formulas: } \\ |_{\text{V(BAT)CS}} = |_{\text{V(BAT)}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V1}} + 55 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)CS}} = |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T}) \\ |_{\text{V(1)}} + 25 \, \mu\text{A} + (2 \, \text{mA} * (t_{\text{ON}} + 100 \, \mu\text{s}) / \text{T})$ ### 5.5.2 Oscillator The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 14. Oscillator | | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---|------------------|-----------------------|----------------|------|------|------|------| | Ī | F <sub>CLK</sub> | Oscillation frequency | | 0.80 | 1.0 | 1.35 | MHz | ## 5.5.3 Power-on reset (V<sub>S</sub>) All outputs open; $T_i = -40^{\circ}C$ to $130^{\circ}C$ , unless otherwise specified. Table 15. Power-on reset (V<sub>s</sub>) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|----------------------------|------------------------------|------|------|------|------| | V <sub>POR</sub> | V <sub>POR</sub> threshold | Vs increasing | | 3.45 | 4.5 | ٧ | | V <sub>POR</sub> | V <sub>POR</sub> threshold | Vs decreasing <sup>(1)</sup> | 2.65 | | 3.5 | ٧ | <sup>1.</sup> This threshold is valid if Vs had already reached 7V previously ## 5.5.4 Voltage regulator V<sub>1</sub> The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; T<sub>i</sub> = -40 °C to 130 °C, unless otherwise specified. Table 16. Voltage regulator V<sub>1</sub> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------------------|------------------------------------------------------------------|------|------|------|------| | V <sub>1</sub> | Output voltage | | | 5.0 | | V | | V <sub>1</sub> | Output voltage tolerance<br>Active mode | I <sub>LOAD1</sub> = 4 mA to 100 mA;<br>V <sub>S</sub> = 13.5 V | -2 | | +2 | % | | V | Output voltage tolerance | $I_{LOAD1}$ = 100 mA to 250 mA;<br>$V_S$ = 13.5 V | -3 | | +3 | % | | V <sub>hc1</sub> | active mode, high current | I <sub>LOAD1</sub> = 250 mA;<br>V <sub>S</sub> = 13.5 V | -5 | | +5 | % | | V <sub>STB1</sub> | Output voltage tolerance V <sub>1</sub> -standby mode | $I_{LOAD1} = 0 \mu A \text{ to 4 mA};$<br>$V_S = 13.5 \text{ V}$ | -2 | | +4 | % | | | | I <sub>LOAD1</sub> = 50 mA; V <sub>S</sub> = 5 V | | 0.2 | 0.4 | V | | | | $I_{LOAD1} = 100 \text{ mA}; V_S = 4.5 \text{ V}$ | | 0.2 | 0.5 | ٧ | | V <sub>DP1</sub> | Drop-out voltage | I <sub>LOAD1</sub> = 100 mA; V <sub>S</sub> = 5 V | | 0.3 | 0.5 | ٧ | | | | I <sub>LOAD1</sub> = 150 mA; V <sub>S</sub> = 4.5 V | | 0.45 | 0.6 | V | | | | I <sub>LOAD1</sub> = 150 mA; V <sub>S</sub> = 5.0 V | | 0.45 | 0.6 | V | | I <sub>CC1</sub> | Output current in active mode | Max. continuous load current | | | 250 | mA | | I <sub>CCmax1</sub> | Short circuit output current | Current limitation | 340 | 600 | 900 | mA | Doc ID 17639 Rev 3 49/102 Table 16. Voltage regulator V<sub>1</sub> (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------------|-----------------------|---------------------|------|------|------| | C <sub>load1</sub> | Load capacitor1 | Ceramic (+/- 20%) | 0.22 <sup>(1)</sup> | | | μF | | t <sub>TSD</sub> | V <sub>1</sub> deactivation time after thermal shutdown | | | 1 | | sec | | I <sub>cmp_ris</sub> | Current comp. rising thresh. | Rising current | 1.0 | 2.5 | 4 | mA | | I <sub>cmp_fal</sub> | Current comp. falling threshold | Falling current | 0.8 | 1.95 | 3.1 | mA | | I <sub>cmp_hys</sub> | Current comp. hysteresis | | | 0.5 | | mA | | V <sub>1fail</sub> | V <sub>1</sub> fail threshold | V <sub>1</sub> forced | | 2 | | V | | tV <sub>1fail</sub> | V <sub>1</sub> fail filter time | | | 2 | | μs | | tV <sub>1short</sub> | V <sub>1</sub> short filter time | | | 4 | | ms | <sup>1.</sup> Nominal capacitor value required for stability of the regulator. Tested with 220 nF ceramic (+/- 20 %). Capacitor must be located close to the regulator output pin. # 5.5.5 Voltage regulator V<sub>2</sub> The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; T<sub>i</sub> = -40 °C to 130 °C, unless otherwise specified. Table 17. Voltage regulator V<sub>2</sub> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------------|----------------------------------------------------------------|---------------------|------|--------|------| | $V_2$ | Output voltage | | | 5,0 | | V | | V <sub>2</sub> | Output voltage tolerance active mode | I <sub>LOAD2</sub> = 1 mA to 50 mA;<br>V <sub>S</sub> = 13.5 V | | | +/- 3 | % | | V <sub>hc1</sub> | Output voltage tolerance active mode | $I_{LOAD2}$ = 50 mA to 80 mA;<br>$V_S$ = 13,5 V | | | +/- 4 | % | | $V_2$ | Output voltage tolerance active mode, high current | I <sub>LOAD2</sub> = 100 mA; V <sub>S</sub> = 13.5 V | | | +/- 6 | % | | V <sub>STB2</sub> | Output voltage tolerance<br>V <sub>1</sub> standby mode | I <sub>LOAD2</sub> = 1 mA; V <sub>S</sub> = 13.5 V | | | +/-6.5 | % | | V | Drop-out voltage | $I_{LOAD2} = 25 \text{ mA}; V_S = 5.25 \text{ V}$ | | 0.3 | 0.4 | V | | $V_{DP2}$ | Drop-out voltage | $I_{LOAD2} = 50 \text{ mA}; V_S = 5.25 \text{ V}$ | | 0.4 | 0.7 | V | | I <sub>CC2</sub> | Output current in active mode | Max. continuous load current | | | 100 | mA | | I <sub>CCmax2</sub> | Short circuit output current | Current limitation | 150 | 280 | 450 | mA | | C <sub>load</sub> | Load capacitor | Ceramic (+/- 20 %) | 0.22 <sup>(1)</sup> | | | μF | | V <sub>2fail</sub> | V <sub>2</sub> fail threshold | V <sub>2</sub> forced | | | 2 | V | | t <sub>V2fail</sub> | V <sub>2</sub> fail filter time | | | 2 | | μs | | t <sub>V2short</sub> | V <sub>2</sub> short filter time | | | 4 | | ms | <sup>1.</sup> Nominal capacitor value required for stability of the regulator. Tested with 220 nF ceramic (+/- 20 %). Capacitor must be located close to the regulator output pin. 50/102 Doc ID 17639 Rev 3 ## 5.5.6 Reset output The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 4.0 V < $V_S$ = 28 V; $T_i$ = -40 °C to 130 °C, unless otherwise specified. Table 18. Reset output | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------|-------------------------------------------------|------|------|------|------| | V <sub>RT1</sub> | Reset threshold voltage1 | V <sub>1</sub> decreasing | 3.7 | 3.9 | 4.1 | V | | V <sub>RT2</sub> | Reset threshold voltage2 | V <sub>1</sub> decreasing | 4.2 | 4.3 | 4.45 | V | | V <sub>RT3</sub> | Reset threshold voltage3 | V <sub>1</sub> decreasing | 4.25 | 4.4 | 4.55 | V | | V <sub>RT4</sub> | Reset threshold voltage4 | V1 decreasing | 4.5 | 4.60 | 4.75 | V | | VRT4 | Reset threshold voltage4 | V <sub>1</sub> increasing | 4.7 | 4.8 | 4.9 | V | | V <sub>RESET</sub> | Reset pin low output voltage | V <sub>1</sub> > 1 V; I <sub>RESET</sub> = 5 mA | | 0,2 | 0,4 | V | | R <sub>RESET</sub> | Reset pull up int. resistor | | 80 | 110 | 150 | kΩ | | t <sub>RR</sub> | Reset reaction time | I <sub>LOAD1</sub> = 1 mA | 6 | | 40 | μs | | t <sub>UV1</sub> | V <sub>1</sub> under-voltage filter time | | | 16 | | μs | | Trd | Reset pulse duration | | 1.46 | 2 | 2.5 | ms | ## 5.5.7 Watchdog 4.5 V < V<sub>S</sub> < 28 V; 4.8 V < V<sub>1</sub> < 5.2 V; $T_j$ = -40 °C to 130 °C, unless otherwise specified, see *Figure 28* and *Figure 29*. Table 19. Watchdog | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------|----------------|-------|------|-------|------| | t <sub>LW</sub> | Long open window | | 48,75 | 65 | 81,25 | ms | | T <sub>EFW1</sub> | Early failure window 1 | | | | 4.5 | ms | | T <sub>LFW1</sub> | Late failure window 1 | | 20 | | | ms | | T <sub>SW1</sub> | Safe window 1 | | 7.5 | | 12 | ms | | T <sub>EFW2</sub> | Early failure window 2 | | | | 22.3 | ms | | T <sub>LFW2</sub> | Late failure window 2 | | 100 | | | ms | | T <sub>SW2</sub> | Safe window 2 | | 37.5 | | 60 | ms | | T <sub>EFW3</sub> | Early failure window 3 | | | | 45 | ms | | T <sub>LFW3</sub> | Late failure window 3 | | 200 | | | ms | | T <sub>SW3</sub> | Safe window 3 | | 75 | | 120 | ms | | T <sub>EFW4</sub> | Early failure window 4 | | | | 90 | ms | | T <sub>LFW4</sub> | Late failure window 4 | | 400 | | | ms | | T <sub>SW4</sub> | Safe window 4 | | 150 | | 240 | ms | T<sub>LW</sub>= long window Normal startup operation and timeout failures T<sub>cw</sub> = closed window = correct trigger timing T<sub>ow</sub>= open window = early trigger timing T<sub>wdr</sub>= watchdog reset = missing trigger WDtrigger trigger sign: time / ms NRES Out 0 normal operation missing early time / ms trigger write Missing uC trigger signal WDtrigger time / ms NRES Out time / ms 0 AG00027V1 Figure 28. Watchdog timing (long, early, late and safe window) Figure 29. Watchdog early, late and safe windows ## 5.5.8 High-side outputs The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 20. Output (OUT\_HS) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------------|-------------------------------------|-------------------------|------|----------------------|------|------| | R <sub>DS</sub> ON | Static drain source | T <sub>j</sub> = 25 °C | | 1 | 2 | Ω | | HDSON | on-resistance<br>(IOUT_HS = 150 mA) | T <sub>j</sub> = 125 °C | | 1.6 | 3 | Ω | | t <sub>d</sub> ON | Switch on delay time | 0.2 V <sub>S</sub> | 5 | 35 | 60 | μs | | t <sub>d</sub> OFF | Switch off delay time | 0.8 V <sub>S</sub> | 40 | 95 | 150 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64*T <sub>OSC</sub> | | | | t <sub>d</sub> ARHS | Auto recovery filter time | Tested by scan chain | | 400*T <sub>OSC</sub> | | | | dV <sub>OUT</sub> /dt | Slew rate | | 0,18 | 0,5 | 0,8 | V/µs | | l <sub>OUT</sub> | Short circuit shutdown current | | 480 | 900 | 1320 | mA | | I <sub>OLD</sub> | Open-load detection current | | 40 | 80 | 120 | mA | | t <sub>OLDT</sub> | Open-load detection time | Tested by scan chain | _ | 64*T <sub>OSC</sub> | | | | I <sub>FW</sub> <sup>(1)</sup> | Loss of GND current (ESD structure) | | 100 | | | mA | <sup>1.</sup> Parameter guaranteed by design **577** Doc ID 17639 Rev 3 The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 21. Outputs (OUT1...4) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------------------|-----------------------------------------------------------|--------------------------------------------------------|------|---------------------|------|------| | R <sub>DS</sub> ON | Static drain source<br>on-resistance<br>(IOUT_HS = 150mA) | I <sub>LOAD</sub> = 60 mA @<br>T <sub>j</sub> = +25 °C | | 7 | 13 | Ω | | I <sub>OUT</sub> | Short circuit shutdown current | 8 V < V <sub>s</sub> < 16 V | 140 | 235 | 350 | mA | | I <sub>OLD</sub> | Open-load detection current 1 | | 0.9 | 2 | 4.5 | mA | | dV <sub>OUT</sub> /dt | Slew rate | | 0.2 | 0.5 | 0.8 | V/µs | | t <sub>dON</sub> | Switch ON delay time | 0.2 V <sub>s</sub> | 5 | 35 | 60 | μs | | t <sub>dOFF</sub> | Switch OFF delay time | 0.8 V <sub>s</sub> | 30 | 95 | 150 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64*T <sub>OSC</sub> | | | | I <sub>FW</sub> <sup>(1)</sup> | Loss of GND current (ESD structure) | | 100 | | | mA | | t <sub>OLDT</sub> | Open-load detection time | Tested by scan chain | | 64*T <sub>OSC</sub> | | | <sup>1.</sup> Parameter guaranteed by design ## 5.5.9 Relay drivers The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 22. Relay drivers | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------|---------------------------------------------|------|---------------------|------|------| | R <sub>DSON</sub> | DC output resistance | $I_{LOAD} = 100 \text{ mA } @ T_j = +25 °C$ | | 2 | 3 | Ω | | I <sub>OUT</sub> | Short circuit shutdown current | 8 V < V <sub>s</sub> < 16 V | 250 | 375 | 500 | mA | | $V_Z$ | Output clamp voltage <sup>(1)</sup> | I <sub>LOAD</sub> = 100 mA | 40 | | 48 | V | | t <sub>ONHL</sub> | Turn on delay time to 10% V <sub>OUT</sub> | | 5 | 50 | 100 | μs | | t <sub>OFFLH</sub> | Turn off delay time to 90% V <sub>OUT</sub> | | 5 | 50 | 100 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64*T <sub>OSC</sub> | | | | dV <sub>OUT</sub> /dt | Slew Rate | | 0.2 | 2 | 4 | V/µs | The output is capable to switch off relay coils with the impedance of RL = 160Ω; L = 300mH (RL = 220Ω; L = 420mH); at V<sub>S</sub> = 40V (load dump condition) 577 ### 5.5.10 Wake up inputs (*WU*1... *WU*3) The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; T<sub>i</sub> = -40 °C to 130 °C, unless otherwise specified. Table 23. Wake up inputs (WU1... WU3) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------|---------------------|---------------------|------| | V <sub>WUthp</sub> | Wake-up negative edge threshold voltage | | 0.4*V <sub>s</sub> | 0.45*V <sub>s</sub> | 0.5*V <sub>s</sub> | ٧ | | V <sub>WUthn</sub> | Wake-up positive edge threshold voltage | | 0.5*V <sub>s</sub> | 0.55*V <sub>s</sub> | 0.6*V <sub>s</sub> | ٧ | | V <sub>HYST</sub> | Hysteresis | | 0.05*V <sub>s</sub> | 0.1*V <sub>s</sub> | 0.15*V <sub>s</sub> | ٧ | | t <sub>WU_stat</sub> | Static wake filter time | | | 64*T <sub>OSC</sub> | | μs | | I <sub>WU_stdby</sub> | Input current in standby mode | $1 \text{ V} > \text{V}_{in} > (\text{V}_{s} - 2 \text{ V})$ | 9 | 15 | 28 | μΑ | | R <sub>WU_act</sub> | Input resistor to Gnd in active mode and in standby mode during wake-up request | | 80 | 160 | 300 | kΩ | | t <sub>WU_cyc</sub> | Cyclic wake filter time | | | 16 <sup>(1)</sup> | | μs | <sup>1.</sup> Blanking time 80 μs or 800 μs. # 5.5.11 High speed CAN transceiver(b) The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V $_{S}$ $\leq$ 18 V; 4.8 V $\leq$ V cansup. $\leq$ 5.2 V; T $_{junction}$ = -40 °C to 130 °C, unless otherwise specified. Table 24. CAN communication operating range | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------------|---------------------------------------------------|------|------|------|------| | V <sub>SCOM</sub> | Supply voltage operating range for CAN communication | Active mode, V <sub>1</sub> = V <sub>CANSUP</sub> | 5.5 | 1 | 18 | V | Table 25. CAN transmit data input: pin TXDC | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>TXDCLOW</sub> | Input voltage dominant level | Active mode, V <sub>1</sub> = 5 V | 1.35 | 1.8 | | V | | V <sub>TXDCHIGH</sub> | Input voltage recessive level | Active mode, V <sub>1</sub> = 5 V | | 2.7 | 2.9 | V | | V <sub>TXDCHYS</sub> | V <sub>TXDCHIGH</sub> -V <sub>TXDCLOW</sub> | Active mode, V <sub>1</sub> = 5 V | 0.7 | 1 | | V | | R <sub>TXDCPU</sub> | TXDC pull up resistor | Active mode, V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | b. ISO 11898-2 and ISO 11898-5 compliant; SAE J2284 compliant. Doc ID 17639 Rev 3 Table 26. CAN receive data output: pin RXDC | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------|-----------------------------------------|------|------|------|------| | V <sub>RXDCLOW</sub> | Output voltage dominant level | Active mode, V <sub>1</sub> = 5 V, 2 mA | | 0.2 | 0.5 | V | | V <sub>RXDCHIGH</sub> | Output voltage recessive level | Active mode, V <sub>1</sub> = 5 V, 2 mA | 4.5 | | | V | Table 27. CAN bus common mode stabilization output termination: pin SPLIT | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------|-----------------------------|------------------------------|------| | V <sub>SPLIT,I</sub> | Split output voltage, loaded condition (normal mode) | Active mode; $V_{TXDC} = V_{TXDCHIGH}$ ; $ Split = 500 \ \mu A$ | 0.3*<br>V <sub>CANSUP</sub> | 0.5*<br>V <sub>CANSUP</sub> | 0.7*<br>V <sub>CANSUP</sub> | ٧ | | V <sub>SPLIT,u</sub> | Split output voltage,<br>unloaded condition (normal<br>mode) | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ; No Load | | 0.5*<br>V <sub>CANSUP</sub> | 0.55*<br>V <sub>CANSUP</sub> | ٧ | | I <sub>SPLIT</sub> | Split leakage current (low power mode) | V <sub>1</sub> -standby mode;<br>-12 V < V <sub>SPLIT</sub> < 12 V | | | 5 | μΑ | Table 28. CAN transmitter and receiver: pins CANH and CANL | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |--------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|-----------------------------|------| | V <sub>CANHdom</sub> | CANH voltage level in dominant state | Active mode; $\begin{aligned} & V_{TXDC} = V_{TXDCLOW}; \\ & R_L = 60~\Omega; ~R_L = 50~\Omega \end{aligned}$ | 2.75 | | 4.5 | V | | V <sub>CANLdom</sub> | CANL voltage level in dominant state | Active mode; $\begin{aligned} & V_{TXDC} = V_{TXDCLOW}; \\ & R_L = 60 \ \Omega; \ R_L = 50 \ \Omega \end{aligned}$ | 0.5 | | 2.25 | V | | V <sub>DIFF,domOUT</sub> | Differential output voltage in dominant state: V <sub>CANHdom</sub> - V <sub>CANLdom</sub> | Active mode; $\begin{aligned} & \text{V}_{\text{TXDC}} = \text{V}_{\text{TXDCLOW}}; \\ & \text{R}_{\text{L}} = 60 \ \Omega; \ \text{R}_{\text{L}} = 50 \ \Omega \end{aligned}$ | 1.5 | | 3 | V | | V <sub>CM</sub> | Driver symmetry:<br>V <sub>CANHdom</sub> + 0V <sub>CANLdom</sub> | Active mode; $V_{TXDC} = V_{TXDCLOW};$ $R_L = 60 \ \Omega;$ $C_{SPLIT} = 4.7 \ pF$ | 0.9*<br>V <sub>CANSUP</sub> | V <sub>CANSUP</sub> | 1.1*<br>V <sub>CANSUP</sub> | V | | V <sub>CANHrec</sub> | CANH voltage level in recessive state (normal mode) | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load | 2 | 2.5 | 3 | V | | V <sub>CANLrec</sub> | CANL voltage level in recessive state (normal mode) | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHiGH</sub> ;<br>no load | 2 | 2.5 | 3 | V | | V <sub>CANHrecLP</sub> | CANH voltage level in recessive state (low power mode) | V <sub>1</sub> standby mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load | -0.1 | 0 | 0.1 | V | | V <sub>CANLrecLP</sub> | CANL voltage level in recessive state (low power mode) | V <sub>1</sub> standby mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHiGH</sub> ;<br>no load | -0.1 | 0 | 0.1 | V | 56/102 Doc ID 17639 Rev 3 Table 28. CAN transmitter and receiver: pins CANH and CANL (continued) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>DIFF,recOUT</sub> | Differential output voltage in recessive state (normal mode): VCANHrec - VCANLrec | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load | -50 | | 50 | mV | | V <sub>DIFF,recOUTLP</sub> | Differential output voltage in recessive state (low power mode): V <sub>CANHrec</sub> - V <sub>CANLrec</sub> | V <sub>1</sub> standby mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load | -50 | | 50 | mV | | V <sub>CANHL,CM</sub> | Common mode Bus voltage | Measured with respect to the ground of each CAN node | -12 | | 12 | V | | I <sub>OCANH,dom</sub> | CANH output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANH</sub> = 0 V | -160 | -75 | -45 | mA | | I <sub>OCANL,dom</sub> | CANL output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANL</sub> = 5 V | 45 | 75 | 160 | mA | | I <sub>Leakage</sub> | Input leakage current | Unpowered device;<br>V <sub>BUS</sub> = 5 V | 0 | | 250 | μΑ | | R <sub>in</sub> | Internal resistance | Active mode & V <sub>1</sub><br>standby mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load | 20 | 27.5 | 38 | kΩ | | R <sub>in,matching</sub> | Internal resistor matching CANH, CANL | Active mode & V <sub>1</sub><br>standby mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>no load<br>R <sub>in</sub> (CANH) - R <sub>in</sub> (CANL) | | | 3 | % | | R <sub>in,diff</sub> | Differential internal resistance | Active mode & V <sub>1</sub> standby mode; V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ; no load | 50 | 60 | 75 | kΩ | | C <sub>in</sub> | Internal capacitance | Guaranteed by design | | 20 | | pF | | C <sub>in,diff</sub> | Differential internal capacitance | Guaranteed by design | | 10 | | pF | | $V_{THdom}$ | Differential receiver threshold voltage recessive to dominant state (normal mode) | Active mode | | | 0.9 | V | | $V_{THdomLP}$ | Differential receiver threshold voltage recessive to dominant state (low power mode) | V <sub>1</sub> standby mode | | | 1.15 | V | | $V_{THrec}$ | Differential receiver threshold voltage dominant to recessive state (normal mode) | Active mode | 0.5 | | | V | | V <sub>THrecLP</sub> | Differential receiver threshold voltage dominant to recessive state (low power mode) | V <sub>1</sub> standby mode | 0.4 | | | V | **577** Doc ID 17639 Rev 3 Table 29. **CAN transceiver timing** | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------| | tTXpd,hl | Propagation delay TXDC to RXDC (high to low) | Active mode; 50 % $V_{TXDC}$ to 50 % $V_{RXDC}$ ; $C_{RXDC}$ = 100 pF; $R_L$ = 60 $\Omega$ | 0 | | 255 | ns | | tTXpd,lh | Propagation delay TXDC to RXDC (low to high) | Active mode; 50 % $V_{TXDC}$ to 50 % $V_{RXDC}$ ; $C_{RXDC}$ = 100 pF; $R_L$ = 60 $\Omega$ | 0 | | 255 | ns | | t <sub>wake</sub> | Wake up filter time | | 0.5 | | 5 | μs | | t <sub>dom(TXDC)</sub> | TXDC dominant time-out | | | 700 | | μs | | t <sub>CAN</sub> | CAN permanent dominant time-out | | | 700 | | μs | #### LIN transceiver<sup>(c)</sup> 5.5.12 The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V $\leq$ 18 V; 4.8 V $\leq$ V $\leq$ 5.2 V; T<sub>junction</sub> = -40 °C to 130 °C unless otherwise specified. Table 30. LIN transmit data input: pin TXD | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>TXDLOW</sub> | Input voltage dominant level | Active mode; V <sub>1</sub> = 5 V | 1,35 | 1.8 | | V | | $V_{TXDHIGH}$ | Input voltage recessive level | Active mode; V <sub>1</sub> = 5 V | | 2.7 | 2.9 | V | | V <sub>TXDHYS</sub> | V <sub>TXDHIGH</sub> -V <sub>TXDLOW</sub> | Active mode; V <sub>1</sub> = 5 V | 0.7 | 1 | | V | | R <sub>TXDPU</sub> | TXD pull up resistor | Active mode; V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | Table 31. LIN receive data output: pin RXD | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------|-----------------------------------------------------------------|------|------|------|------| | V <sub>RXDLOW</sub> | Output voltage dominant level | Active mode;<br>V <sub>1</sub> = 5 V, I <sub>LOAD1</sub> = 2 mA | | 0.2 | 0.5 | V | | V <sub>RXDHIGH</sub> | Output voltage recessive level | Active mode;<br>V <sub>1</sub> = 5 V, I <sub>LOAD1</sub> = 2 mA | 4.5 | | | V | Table 32. LIN transmitter and receiver: pin LIN | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------------|----------------|--------------------|---------------------|--------------------|------| | V <sub>THdom</sub> | Receiver threshold voltage recessive to dominant state | | 0.4*V <sub>S</sub> | 0.45*V <sub>S</sub> | 0.5*V <sub>S</sub> | V | | V <sub>Busdom</sub> | Receiver dominant state | | | | 0.4*V <sub>S</sub> | ٧ | 58/102 Doc ID 17639 Rev 3 c. LIN 2.1 compliant for Baud rates up to 20 kBit/s SAE J2602 compatible Table 32. LIN transmitter and receiver: pin LIN (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|----------------------|------| | V <sub>THrec</sub> | Receiver threshold voltage dominant to recessive state | | 0.5*V <sub>S</sub> | 0.55*V <sub>S</sub> | 0.6*V <sub>S</sub> | ٧ | | V <sub>Busrec</sub> | Receiver recessive state | | 0.6*V <sub>S</sub> | | | V | | V <sub>THhys</sub> | Receiver threshold hysteresis: V <sub>THrec</sub> -V <sub>THdom</sub> | | 0.07*V <sub>S</sub> | 0.1*V <sub>S</sub> | 0.175*V <sub>S</sub> | V | | V <sub>THcnt</sub> | Receiver tolerance center value: (V <sub>THrec</sub> +V <sub>THdom</sub> )/2 | | 0.475*V <sub>S</sub> | 0.5*V <sub>S</sub> | 0.525*V <sub>S</sub> | V | | $V_{THwkup}$ | Receiver wakeup threshold voltage | | 1.0 | 1.5 | 2 | V | | V <sub>THwkdwn</sub> | Receiver wakeup threshold voltage | | V <sub>S</sub> -3.5 | V <sub>S</sub> -2.5 | V <sub>S</sub> -1.5 | V | | t <sub>linbus</sub> | Dominant time for wakeup via bus | Sleep mode;<br>edge: rec-dom | | 64*T <sub>OSC</sub> | | μs | | I <sub>LINDomSC</sub> | Transmitter input current limit in dominant state | $V_{TXD} = V_{TXDLOW};$<br>$V_{LIN} = V_{BATMAX} = 18 \text{ V}$ | 40 | 100 | 180 | mA | | I <sub>bus_PAS_dom</sub> | Input leakage current at the receiver incl. pull-up resistor | $V_{TXD} = V_{TXDHIGH};$<br>$V_{LIN} = 0 \text{ V}; V_{BAT} = 12 \text{ V}^{(1)}$ | -1 | | | mA | | I <sub>bus_PAS_rec</sub> | Transmitter input current in recessive state | $\begin{aligned} &V_{TXD} = V_{TXDHIGH};\\ &8 \text{ V} < V_{LIN};\\ &V_{BAT} < 18 \text{ V}; V_{LIN} >= V_{BAT}\\ &\text{in standby modes} \end{aligned}$ | | | 20 | μА | | I <sub>bus_NO_GND</sub> | Input current if loss of GND at device | GND = V <sub>S</sub> ;<br>0 V < V <sub>LIN</sub> < 18 V;<br>V <sub>BAT</sub> = 12 V | -1 | | 1 | mA | | I <sub>bus</sub> | Input current if loss of V <sub>BAT</sub> at device | GND = V <sub>S</sub> ;<br>0 V < V <sub>LIN</sub> < 18 V | | | 100 | μΑ | | V <sub>LINdom</sub> | LIN voltage level in dominant state | Active mode;<br>V <sub>TXD</sub> = V <sub>TXDLOW</sub> ;<br>I <sub>LIN</sub> = 40 mA | | | 1.2 | V | | V <sub>LINrec</sub> | LIN voltage level in recessive state | Active mode;<br>V <sub>TXD</sub> = V <sub>TXDHIGH</sub> ;<br>I <sub>LIN</sub> = 10 µA | 0.8*V <sub>S</sub> | | 1 | V | | R <sub>LINup</sub> | LIN output pull up resistor | V <sub>LIN</sub> = 0 V | 20 | 40 | 60 | kΩ | <sup>1.</sup> Slave mode. Table 33. LIN transceiver timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | <sup>†</sup> RXpd | Receiver propagation delay time | $\begin{split} t_{RXpd} &= \text{max } (t_{RXpdr}, t_{RXpdf}); \\ t_{RXpdf} &= t(0.5 \text{ V}_{RXD}) - t(0.45 \text{ V}_{LIN}); \\ t_{RXpdr} &= t(0.5 \text{ V}_{RXD}) - t(0.55 \text{ V}_{LIN}); \\ V_S &= 12 \text{ V}; C_{RXD} &= 20 \text{ pF}; \\ R_{bus}, &= 1 \text{ k}\Omega, C_{bus} = 1 \text{ nF}; \\ R_{bus} &= 660 \Omega, C_{bus} = 6.8 \text{ nF}; \\ R_{bus} &= 500 \Omega, C_{bus} = 10 \text{ nF} \end{split}$ | | | 6 | μs | | t <sub>RXpd_sym</sub> | Symmetry of receiver propagation delay time (rising vs. falling edge) | $\begin{aligned} t_{\text{RXpd\_sym}} &= t_{\text{RXpdr}} \cdot t_{\text{RXpdf}}; \\ V_{\text{S}} &= 12 \text{ V}; \\ R_{\text{bus}} &= 1 \text{ k}\Omega, \ C_{\text{bus}} = 1 \text{ nF} \end{aligned}$ | -2 | | 2 | μs | | D1 | Duty cycle 1 | $\begin{split} & TH_{Rec}(max) = 0.744^*V_S; \\ & TH_{Dom}(max) = 0.581^*V_S; \\ & V_S = 7 \text{ V to } 18 \text{ V, } t_{bit} = 50 \mu\text{s;} \\ & D1 = t_{bus\_rec}(min)/(2xt_{bit}); \\ & R_{bus} = 1 k\Omega, C_{bus} = 1 n\text{F;} \\ & R_{bus} = 660 \Omega, C_{bus} = 6.8 n\text{F;} \\ & R_{bus} = 500 \Omega, C_{bus} = 10 n\text{F} \end{split}$ | 0.396 | | | | | D2 | Duty cycle 2 | $\begin{split} & TH_{Rec}(min) = 0.284^*V_S; \\ & TH_{Dom}(min) = 0.422^*V_S; \\ & V_S = 7.6 \text{ to } 18 \text{ V, } t_{bit} = 50 \mu\text{s;} \\ & D2 = t_{bus\_rec}(max)/(2xt_{bit}); \\ & R_{bus} = 1 k\Omega, C_{bus} = 1 n\text{F;} \\ & R_{bus} = 660 \Omega, C_{bus} = 6.8 n\text{F;} \\ & R_{bus} = 500 \Omega, C_{bus} = 10 n\text{F} \end{split}$ | | | 0.581 | | | D3 | Duty cycle 3 | $\begin{split} & TH_{Rec}(max) = 0.778^*V_S; \\ & TH_{Dom}(max) = 0.616^*V_S; \\ & V_S = 7 \text{ V to } 18 \text{ V, } t_{bit} = 96 \mu\text{s;} \\ & D3 = t_{bus\_rec}(min)/(2xt_{bit}); \\ & R_{bus} = 1 k\Omega, C_{bus} = 1 n\text{F;} \\ & R_{bus} = 660 \Omega, C_{bus} = 6.8 n\text{F;} \\ & R_{bus} = 500 \Omega, C_{bus} = 10 n\text{F} \end{split}$ | 0.417 | | | | | D4 | Duty cycle 4 | $\begin{split} & TH_{Rec}(min) = 0.251^*V_S; \\ & TH_{Dom}(min) = 0.389^*V_S; \\ & V_S = 7.6 \text{ V to } 18 \text{ V, } t_{bit} = 96 \mu\text{s;} \\ & D4 = t_{bus\_rec}(max)/(2xt_{bit}); \\ & R_{bus} = 1 k\Omega, C_{bus} = 1 n\text{F;} \\ & R_{bus} = 660 \Omega, C_{bus} = 6.8 n\text{F;} \\ & R_{bus} = 500 \Omega, C_{bus} = 10 n\text{F} \end{split}$ | | | 0.590 | | | $t_{\text{dom}(\text{TXDL})}$ | TXDL dominant time-out | | | 12 | | ms | | t <sub>LIN</sub> | LIN permanent recessive time-out | | | 40 | | μs | | t <sub>dom(BUS)</sub> | LIN bus permanent dominant time-out | | | 12 | | ms | 60/102 Doc ID 17639 Rev 3 Table 34. LIN pull-up: pin LINPU | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|-----------------|----------------|------|------|------|------| | RDS <sub>ON</sub> | ON resistance | | | 10.5 | 16 | Ω | | I <sub>leak</sub> | Leakage current | | | | 1 | μΑ | ## 5.5.13 Operational amplifier The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; T<sub>i</sub> = -40 °C to 130 °C, unless otherwise specified. Table 35. Operational amplifier | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------|-----------------------------------|---------------------|------|------|------| | GBW | GBW product | | 1 | 3.5 | 7.0 | MHz | | AVOL <sub>DC</sub> | DC open loop gain | | 80 | | | dB | | PSRR | Power supply rejection | DC, Vin = 150 mV | 80 | | | dB | | V <sub>off</sub> | Input offset voltage | | -5 | | +5 | mV | | V <sub>ICR</sub> | Common mode input range | | -0.2 | 0 | 3 | V | | V <sub>OH</sub> | Output voltage range high | I <sub>LOAD</sub> = 1 mA to Gnd | V <sub>S</sub> -0.2 | | Vs | V | | V <sub>OL</sub> | Output voltage range low | $I_{LOAD} = 1 \text{ mA to } V_S$ | 0 | | 0.2 | V | | I <sub>Lim+</sub> | Output current limitation + | DC | 10 | 15 | 30 | mA | | I <sub>lim-</sub> | Output current limitation - | DC | -10 | 15 | -30 | mA | **577** Doc ID 17639 Rev 3 Table 35. Operational amplifier (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------|--------------------|----------------|------|------|------|------| | SR+ | Slew rate positive | | 1 | 4 | 10 | V/µs | | SR- | Slew rate negative | | -1 | -4 | -10 | V/µs | Note: The operational amplifier is on-chip stabilized for external capacitive loads $C_L \le 25$ pF (all operating conditions) ### 5.5.14 SPI ### Input: CSN The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Input: CSN Table 36. Input: CSN | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------|--------------------------|-----------------------------------|------|------|------|------| | VCSNLOW | Input voltage low level | Normal mode, V <sub>1</sub> = 5 V | 1.35 | 1.8 | | V | | VCSNHIGH | Input voltage high level | Normal mode, V <sub>1</sub> = 5 V | | 2.7 | 2.9 | ٧ | | VCSNHYS | VCSNHIGH - VCSNLOW | Normal mode, V <sub>1</sub> = 5 V | 0.6 | 1.0 | 1.5 | ٧ | | ICSNPU | CSN pull up resistor | Normal mode, V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | ### CLK, DI The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 37. Input CLK, DI | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>set</sub> | delay time from standby<br>to active mode | Switching from standby to active mode. Time until output drivers are enabled after CSN going to high. | | 160 | 300 | μs | | V <sub>in L</sub> | input low level | V <sub>1</sub> = 5 V | 1.0 | 2.05 | 2.5 | V | | V <sub>in H</sub> | input high level | V <sub>1</sub> = 5 V | 1.5 | 2.8 | 3.5 | ٧ | | V <sub>in Hyst</sub> | input hysteresis | V <sub>1</sub> = 5 V | 0.4 | 0.75 | 1.5 | ٧ | | I in | pull down current at input | V <sub>in</sub> = 1.5 V | 5 | 30 | 60 | μΑ | Table 37. Input CLK, DI (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------------|----------------------------------------------------------------|------------------------------|------|------|------|------| | C <sub>in</sub> <sup>(1)</sup> | input capacitance at input CSN, CLK, DI and PWM <sub>1,2</sub> | 0 V < V <sub>1</sub> < 5.3 V | | 10 | 15 | pF | | f <sub>CLK</sub> | SPI input frequency at CLK | | | | 1 | MHz | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. ## **DI timing** The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 38. DI timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|----------------------|------|------|------|------| | t <sub>CLK</sub> | Clock period | V <sub>1</sub> = 5 V | 1000 | - | | ns | | t <sub>CLKH</sub> | Clock high time | V <sub>1</sub> = 5 V | 400 | - | | ns | | t <sub>CLKL</sub> | Clock low time | V <sub>1</sub> = 5 V | 400 | - | | ns | | t <sub>set CSN</sub> | CSN setup time, CSN low before rising edge of CLK | V <sub>1</sub> = 5 V | 400 | - | | ns | | t <sub>set CLK</sub> | CLK setup time, CLK high before rising edge of CSN | V <sub>1</sub> = 5 V | 400 | - | | ns | | t <sub>set DI</sub> | DI setup time | V <sub>1</sub> = 5 V | 200 | - | | ns | | t <sub>hold DI</sub> | DI hold time | V <sub>1</sub> = 5 V | 200 | - | | ns | | t <sub>r in</sub> | Rise time of input signal DI, CLK, CSN | V <sub>1</sub> = 5 V | | - | 100 | ns | | t <sub>f in</sub> | Fall time of input signal DI, CLK, CSN | V <sub>1</sub> = 5 V | | - | 100 | ns | <sup>1.</sup> See *Figure 32*. ### DO The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 39. DO output pin | Symbol | Parameter | Test condition | | Тур. | Max. | Unit | |------------------|-------------------|------------------------------------------|-----|------|------|------| | V <sub>DOL</sub> | Output low level | $V_1 = 5 \text{ V}, I_D = -4 \text{ mA}$ | | | 0.5 | V | | $V_{DOH}$ | output high level | V = 5 V, I <sub>D</sub> = 4 mA | 4.5 | | | V | 577 Doc ID 17639 Rev 3 Table 39. DO output pin (continued) | Symbol | Parameter | Test condition | | Тур. | Max. | Unit | |------------------------------|---------------------------|---------------------------------------------------------------------|-----|------|------|------| | I <sub>DOLK</sub> | 3-state leakage current | $V_{CSN} = V_1, 0 V < V_{DO} < V_1$ | -10 | | 10 | μΑ | | C <sub>DO</sub> <sup>2</sup> | 3-state input capacitance | V <sub>CSN</sub> = V <sub>1</sub> ,<br>0 V < V <sub>1</sub> < 5.3 V | | 10 | 15 | pF | ### **DO timing** The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 40. DO timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------| | t <sub>r DO</sub> | DO rise time | $C_L = 100 \text{ pF}, I_{LOAD} = -1 \text{ mA}$ | - | 50 | 100 | ns | | t <sub>f DO</sub> | DO fall time | $C_L = 100 \text{ pF}, I_{LOAD} = 1 \text{ mA}$ | ı | 50 | 100 | ns | | t <sub>en DO tri L</sub> | DO enable time $C_L = 100 \text{ pF}, I_{LOAD} = 1 \text{ mA}$ from 3-state to low level pull-up load to $V_1$ | | - | 50 | 250 | ns | | t <sub>dis DO L tri</sub> | DO disable time from low level to 3-state | $C_L = 100 \text{ pF}, I_{LOAD} = 4 \text{ mA}$<br>pull-up load to $V_1$ | - | 50 | 250 | ns | | t <sub>en DO tri H</sub> | DO enable time from 3-state to high level | C <sub>L</sub> = 100 pF, I <sub>LOAD</sub> = -1 mA<br>pull-down load to GND | - | 50 | 250 | ns | | t <sub>dis DO H tri</sub> | DO disable time from high level to 3-state | - L - I , LOAD | | 50 | 250 | ns | | t <sub>d DO</sub> | DO delay time | $V_{DO} < 0.3 V_1,$<br>$V_{DO} > 0.7 V_1,$<br>$C_L = 100 pF$ | - | 50 | 250 | ns | <sup>1.</sup> See Figure 33 and Figure 34. ### **CSN timing** The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.5 V $\leq$ V<sub>1</sub> $\leq$ 5.3 V; all outputs open; T<sub>j</sub> = -40 °C to 130 °C, unless otherwise specified. Table 41. CSN timing<sup>(1)</sup> | Symbol | Parameter | neter Test Condition | | Тур. | Max. | Unit | |----------------------|----------------------------------|-------------------------------------------|----|------|------|------| | I triski Hi min | Minimum CSN HI time, active mode | Transfer of SPI-command to Input register | 6 | | | μs | | t <sub>CSNfail</sub> | CSN low timeout | Tested by scan chain | 20 | 35 | 50 | ms | <sup>1.</sup> See *Figure 35*. ### **RXDL/NINT timing** The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $6V \le V_S \le 18~V$ ; 4.5 $V \le V_1 \le 5.3~V$ ; all outputs open; $T_j = -40~^{\circ}C$ to 130 $^{\circ}C$ , unless otherwise specified. Table 42. RXDL/NINT timing | Symbol | Parameter | Test condition | | Тур. | Max. | Unit | |-----------------------|--------------------------|-------------------------------------|---|------|------|------| | t <sub>Interupt</sub> | Interrupt pulse duration | Walk-up from V <sub>1-standby</sub> | _ | 56 | _ | μs | ### 5.5.15 Inputs TxD\_C and TxD\_L for Flash mode 6 V $\leq$ Vs $\leq$ 18 V; 4.5 V $\leq$ V $_1$ $\leq$ 5.3 V; T $_j$ = -40 °C to 130 °C, voltages are referred to PGND, all outputs open Table 43. Inputs TxD\_C and TxD\_L for Flash mode | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------------------------------|----------------------|------|------|------|------| | V <sub>FlashL</sub> | Input low level (V <sub>TXDC/L</sub> for transition into Flash mode) | V <sub>1</sub> = 5 V | 6.1 | 7.25 | 8.4 | ٧ | | V <sub>FlashH</sub> | Input high level (V <sub>TXDC/L</sub> for exit from Flash mode) | V <sub>1</sub> = 5 V | 7.4 | 8.4 | 9.4 | ٧ | | V <sub>FlashHYS</sub> | Input Voltage Hysteresis | V <sub>1</sub> = 5 V | 0.6 | 0.8 | 1.0 | V | Doc ID 17639 Rev 3 65/102 The SPI can be driven by a micro controller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. Figure 32. SPI - input timing AG00032V1 Figure 34. SPI output timing (part 2) Figure 35. SPI – CSN low to high transition and global status bit access 577 L99PM62GXP ST SPI ## 6 ST SPI ### 6.1 SPI communication flow ### 6.1.1 General description The proposed SPI communication is based on a standard SPI interface structure using CSN (Chip Select Not), SDI (Serial Data In), SDO (Serial Data Out/Error) and SCK (Serial Clock) signal lines. At device start-up the master reads the *<SPI-frame-ID>* register (ROM address 3EH) of the slave device. This 8-bit register indicates the SPI frame length (24bit) and the availability of additional features. Each communication frame consists of an instruction byte which is followed by 2 data bytes. The data returned on SDO within the same frame always starts with the <Global Status> register. It provides general status information about the device. It is followed by 2 data bytes (i. e. 'In-frame-response'). For write cycles the *<Global Status>* register is followed by the previous content of the addressed register. For read cycles the <Global Status> register is followed by the content of the addressed register. A write command is only accepted as a valid command by the device if the counted number of clocks is exact 24, otherwise the command is rejected. ### **Command byte** Each communication frame starts with a command byte. It consists of an operating code which specifies the type of operation (<Write>, <Read>, <Read and Clear>, <Read Device Information>) and a 6 bit address. If less than 6 address bits are required, the remaining bits are unused but are reserved. Table 44. Command byte | MSB | SB | | | | | | LSB | |-----|------|----|----------------|-----|------|--|-----| | Оро | code | | | Add | ress | | | | OC1 | OC0 | A5 | A5 A4 A3 A2 A1 | | | | | OCx: operating code Ax: address ## 6.1.2 Operating code definition Table 45. Operating code definition | OC1 | OC0 | Meaning | |-----|-----|-------------------------| | 0 | 0 | <write mode=""></write> | | 0 | 1 | <read mode=""></read> | Doc ID 17639 Rev 3 ST SPI L99PM62GXP | Table 45. | Operating | code definition | (continued) | |-----------|-----------|-----------------|-------------| | | | | | | OC1 | OC0 | Meaning | |-----|-----|-----------------------------------------| | 1 | 0 | <read and="" clear="" status=""></read> | | 1 | 1 | <read device="" information=""></read> | The <Write Mode> <Read Mode> and <Read and Clear Status> operations allow access to the RAM of the device, i. e. to write to control registers or read status information. A <Read and Clear Status> operation addressed to a device specific status register reads back and subsequently clear this status register. A <Read and Clear Status> operation with address 3FH clears all status registers (including the Global Status Register). Configuration register is read by this operation. <Read Device Information> allows access to the ROM area which contains device related information such as the product family, product name, silicon version, register width and availability of a watchdog. More detailed descriptions of the device information are available in 'Read Device Information'. ## 6.1.3 Global status register<sup>(d)</sup> Table 46. Global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|---------------|--------------------------------|-------|-------|---------------------|--------------------|--------------| | Global error flag (GEF) | Comm<br>error | Not (chip reset OR comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | VS Fail<br>(OV/UV) | Fail<br>safe | ### 6.1.4 Configuration register The <Configuration> register is accessible at RAM address 3FH. For the config register, the 8 bits are located in the low byte (LSB). The configuration register is implemented for compliance purpose to ST SPI standard. Table 47. Configuration register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WD trigger | <WD trigger>: this bit is reserved to serve the watchdog. d. See Section 6.2 for details. 70/102 Doc ID 17639 Rev 3 L99PM62GXP ST SPI The configuration register is implemented for compliance with ST standard SPI 3.0 and contains only the watchdog trigger bit at D0 The configuration register is implemented for compliance with ST standard SPI 3.0 and contains only the watchdog trigger bit at D0 **577** Doc ID 17639 Rev 3 ST SPI L99PM62GXP #### 6.1.5 **Address mapping** Table 48. **Address mapping** | RAM<br>adress | Description | Access | | |---------------|---------------------------------|--------|--| | 3FH | <configuration></configuration> | R/W | | | 13H | Status register 3 | R | | | 12H | Status register 2 | R | | | 11H | Status register 1 | R | | | 06H | Control register 6 | R/W | | | 05H | Control register 5 | R/W | | | 04H | Control register 4 | R/W | | | 03H | Control register 3 | R/W | | | 02H | Control register 2 | R/W | | | 01H | Control register 1 | R/W | | | 00H | Reserved | R/W | | | ROM<br>adress | Description | Access | | |---------------|------------------------------------------------------------------------------------------|--------|--| | 3FH | Reserved | N/A | | | ЗЕН | <spi frame="" id=""></spi> | R | | | | Unused | | | | 03H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | N/A | | | 02H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | R | | | 01H | <silicon version=""></silicon> | R | | | 00H | <id header=""></id> | R | | The RAM memory area consists of 16 bit registers. For the device information (ROM memory area) the eight most significant bits of the memory cell are used. The remaining 8 are zero. All unused RAM and ROM addresses is read as '0'. Note: - The register definition for RAM address 00H is unused. A register value of all 0 must cause the device to enter a fail-safe state (interpreted as 'SDI stuck to GND' failure). - ROM address 3FH is unused. An attempt to access this address must be recognized as a communication error ('SDI stuck to V<sub>CC</sub>' failure) and must cause the device to enter a failsafe state. #### 6.1.6 Write operation The write operation starts with a command byte followed by 2, data bytes. The number of data bytes is specified in the <SPI-frame-ID>. ### Write command format Table 49. Write command format: command byte | MSB | | | | | | | LSB | |------|------|----|----|----|----|----|-----| | Op 0 | Code | | | | | | | | 0 | 0 | A5 | A4 | А3 | A2 | A1 | A0 | Table 50. Write command format: data byte 1 | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 51. Write command format: data byte 2 | MSB | | | | | | | LSB | |-----|----|----|----|----|----|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OC0, OC1:operating code (00 for 'write' mode) A0 to A5:address bits An attempt to write 00H at RAM address 00H is recognized as a failure (SDI stuck to GND). The device enters a fail-safe state. ### 6.1.7 Format of data shifted out at SDO during write cycle Table 52. Format of data shifted out at SDO during write cycle: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error<br>flag (GEF) | Comm<br>error | Not (chip reset or comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 53. Format of data shifted out at SDO during write cycle: data byte 1 | MSB | | Previous | content of | addressed re | egister | | LSB | | |-----|-----|------------------------|------------|--------------|---------|--|-----|--| | D15 | D14 | D14 D13 D12 D11 D10 D9 | | | | | | | Table 54. Format of data shifted out at SDO during write cycle: data byte 2 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|----|----------|------------|--------------|---------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the previous content of the accessed register. CSN 0 0 A5 A4 A2 A1 A0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D3 D2 D5 D4 D1 Command 2<sup>nd</sup> Databyte 1<sup>st</sup> Databyte TSD Vs Fail D15D14D13D12D11D10D9 D8 D7 D6 D3 D2 GEF D5 D4 2 Fail Safe 2<sup>nd</sup> Databyte 1<sup>st</sup> Databyte Global Status ( previous content of register ) ( previous content of register ) AG00037V1 #### Figure 38. Format of data shifted out at SDO during write cycle #### 6.1.8 Read operation The read operation starts with a command byte followed by 2 data bytes. The number of data bytes is specified in the *<SPI-frame-ID>*. The content of the data bytes is 'don't care'. The content of the addressed register is shifted out at SDO within the same frame ('in-frame response'). #### **Read command format** Table 55. Read command format: command byte | MSB | | | | | | | LSB | |------|------|----|----|-----|------|----|-----| | Op 0 | Code | | | Add | ress | | | | 0 | 1 | A5 | A4 | А3 | A2 | A1 | A0 | Table 56. Read command format: data byte 1 | MSE | 3 | | | | | | | LSB | |-----|---|---|---|---|---|---|---|-----| | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 57. Read command format: data byte 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OC0, OC1:operating code (01 for 'read' mode) A0 to A5:address bits ### 6.1.9 Format of data shifted out at SDO during read cycle Table 58. Format of data shifted out at SDO during read cycle: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error<br>flag (GEF) | Comm<br>error | Not (chip reset or comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 59. Format of data shifted out at SDO during read cycle: data byte 1 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|-----|----------|------------|--------------|---------|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 60. Format of data shifted out at SDO during read cycle: data byte 2 | MSB | | Previous | content of | addressed re | egister | _ | LSB | |-----|----|----------|------------|--------------|---------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the content of the register to be read. #### 6.1.10 Read and clear status operation The 'Read and Clear Status' operation starts with a command byte followed 2 data bytes. The number of data bytes is specified in the *<SPI-frame-ID>*. The content of the data bytes is 'don't care'. The content of the addressed status register is transferred to SDO within the same frame ('in-frame response') and is subsequently cleared. A 'Read and Clear Status' operation with address 3FH clears all status registers (incl. the *<Global Status>* register). The configuration register is read by this operation. #### Read and clear status command format Table 61. Read and clear status command format: command byte | MSB | | | | | | | LSB | | | |------|------|----|---------|----|----|----|-----|--|--| | Op 0 | Code | | Address | | | | | | | | 1 | 01 | A5 | A4 | А3 | A2 | A1 | A0 | | | Table 62. Read and clear status command format: data byte 1 | | MSB | | | | | | | LSB | |---|-----|---|---|---|---|---|---|-----| | ĺ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 63. Read and clear status command format: data byte 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OC0, OC1:operating code (10 for 'read and clear status' mode) A0 to A5:address bits #### Format of data shifted out at SDO during read and clear status operation Table 64. Format of data shifted out at SDO during read and clear status: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|---------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error flag (GEF) | Comm<br>error | Not (chip reset or comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 65. Format of data shifted out at SDO during read and clear status: data byte 1 | MSB | | Previous content of addressed register | | | | | | |-----|-----|----------------------------------------|-----|-----|-----|----|----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 66. Format of data shifted out at SDO during read and clear status: data byte 2 | MSB | | Previous content of addressed register | | | | | | | |-----|----|----------------------------------------|----|----|----|----|----|--| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the content of the register to be read. Figure 40. Format of data shifted out at SDO during read and clear status operation #### 6.1.11 Read device information The device information is stored at the ROM addresses defined below and is read using the respective operating code. Table 67. Read device information | Оро | code | ROM | Device information | Value | |-----|------|------------|------------------------------------------------------------------------------------------|--------| | OC1 | OC0 | address | Device information | value | | 1 | 1 | 3FH | Reserved | 00 | | 1 | 1 | 3EH | <spi frame="" id=""> includes frame width and availability of watchdog</spi> | 42 Hex | | 1 | 1 | 04H to 3DH | unused | 00 | | 1 | 1 | 03H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 4B Hex | Table 67. Read device information (continued) | Оро | code | ROM | Device information | Value | |-----|-------------|---------|------------------------------------------------------------------------------------------|------------------------------| | OC1 | OC0 | address | Device information | value | | 1 | 1 | 02H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 13 Hex | | 1 | 1 | 01H | <silicon version=""> indicates Design Version</silicon> | According to silicon version | | 1 | 1 1 00H | | <id header=""> device family max adress of device information</id> | 43 Hex | The <ID-Header> (ROM address 00H) indicates the product family and specifies the highest address which contains product information Table 68. ID-header | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------------|-------|-----------------------------------------------|-------|-------|-------|-------|-------|--| | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | | Family Identifier | | Highest address containing device information | | | | | | | <sup>&</sup>lt;Family Identifier>:01 Hex (BCD) Table 69. Family identifier | Bit 7 | Bit 6 | Meaning | | | | |-------|-------|----------------|--|--|--| | 0 | 0 | VIPower | | | | | 0 1 | | BCD | | | | | 1 | 0 | VIPower hybrid | | | | | 1 | 1 | Tbd | | | | The <Product Code 1> (ROM address 02H) and <Product Code 2> (ROM address 03H) represents a unique code to identify the product name. <Pre><Pre>roduct Code 1> 13 Hex <Pre><Pre>roduct Code 2> 4B Hex The *<Silicon Version>* (ROM address 01H) provides information about the silicon version according to the table below: Table 70. Silicon version identifier | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|---------|---------|-------| | | Res | erved | • | | Silicon | version | • | <sup>&</sup>lt;Highest address>:03 Hex The *<SPI-frame-ID>* (ROM address 3EH) provides information about the register width (1, 2, 3 bytes) and the availability of 'Burst Mode Read' and watchdog. Table 71. SPI-frame-ID | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|--------|--------|--------| | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | BR | WD | Х | Х | Х | 32-bit | 24-bit | 16-bit | BR:burst-mode read (1 = burst-mode read is supported) WD:watchdog (1 = available, 0 = not available) 32-bit, 24-bit, 16-bit: width of SPI frame (see table below) <Burst Mode>:not supported <Watchdog>:available <Frame Width>:24 bit ### 6.2 SPI registers #### 6.2.1 Overview Overview command byte Table 72. SPI register: command byte | Read | Read/write | | Address | | | | | | |------|------------|---|---------|---|---|---|---|--| | х | х | х | х | х | х | х | х | | Table 73. SPI register: mode selection | Read/w | rite | Mode selection | | | | | | | |--------|------|------------------|--|--|--|--|--|--| | 0 | 0 | Write | | | | | | | | 0 | 1 | Read | | | | | | | | 1 | 0 | Read and clear | | | | | | | | 1 | 1 | Read device info | | | | | | | Table 74. SPI register: CTRL register selection | | | CTRL reg | ister 16 | | | CTRL register selection | |---|---|----------|----------|---|---|-------------------------| | 0 | 0 | 0 | 0 | 0 | 1 | CTRL register1 | | 0 | 0 | 0 | 0 | 1 | 0 | CTRL register2 | | 0 | 0 | 0 | 0 | 1 | 1 | CTRL register3 | | 0 | 0 | 0 | 1 | 0 | 0 | CTRL register4 | Table 74. SPI register: CTRL register selection (continued) | | | CTRL reg | ister 16 | | | CTRL register selection | |---|---|----------|----------|----------------|---|-------------------------| | 0 | 0 | 0 | 1 | CTRL register5 | | | | 0 | 0 | 0 | 1 | 1 | 0 | CTRL register6 | Table 75. SPI register: STAT register selection | | | STAT regi | ster. 13 | | | STAT register selection | |---|---|-----------|----------|---|----------------|-------------------------| | 0 | 1 | 0 | 0 | 1 | STAT register1 | | | 0 | 1 | 0 | 0 | 1 | 0 | STAT register2 | | 0 | 1 | 0 | 0 | 1 | 1 | STAT register3 | Overview of control register data bytes ## 6.2.2 Control registers Table 76. Overview of control registers data bytes | | | | 1 | <sup>st</sup> data | byte <1 | 15:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------------------|----------------------------------|----------------------------------|---------------------------------|-------------------|--------------------------|------------------------|-------------------|----------------------------|---------------------|-------------------------| | | | | | | | | Cont | rol reg | ister | 1, data | ļ. | | | | | | | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | Function | OUT<br>HS | OUT<br>HS | OUT<br>4 | OUT<br>4 | OUT<br>HS_EXT | OUT<br>3 | OUT<br>2 | OUT<br>1 | REL<br>2 | REL<br>1 | V <sub>2</sub> | V <sub>2</sub> | Res | Stby<br>sel | Go<br>Stby | Trig | | Group | | • | • | H | S control | | • | • | | • | LS Out | tput, V <sub>2</sub> a | nd mode | control | • | | | | | | | | | | Cont | rol reg | ister | 2, data | | | | | | | | Defaults | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 1 | 1 | | Function | Res | Res | Inp.<br>Filt 3 | Inp.<br>Filt 3 | Inp.<br>Filt 2 | Inp.<br>Filt 2 | Inp.<br>Filt 1 | Inp.<br>Filt1 | Res | Input<br>Pu/Pd 3 | Input<br>Pu/Pd 2 | Input<br>Pu/Pd 1 | Res | WU<br>EN 3 | WU<br>EN 2 | WU<br>EN 1 | | Group | Wake-up control | | | | | | | | | | | Wake-up | control | | | | | | | | | | | | Cont | rol reg | ister | 3, data | | | | | | | | Defaults | | 0 | 0 | 0 | | 0 | 0 | 0 | | | 0 | 0 | 1 | 1 | 0 | 0 | | Function | Res | T1<br>On | T1<br>Per | T1<br>Per | Res | T2<br>On | T2<br>Per | T2<br>Per | Res | Res | WD<br>time | WD<br>time | LIN<br>WU<br>En | CAN<br>WU<br>En | Wake<br>timer<br>En | Wake<br>Timer<br>Select | | Group | | I | I | Tim | er Settings | 3 | I | I | | , | Watchdog | and cycl | ic wake ι | up setting | js | | | | | | | | | | Cont | rol reg | ister | 4, data | | | | | | | | Defaults | | 0 | 0 | 1 | | 1 | 0 | 0 | 1 1 1 1 0 1 0 | | | | | | 0 | | | Function | Res | I <sub>CMP</sub> | OutHS<br>Rec<br>En | Vlock<br>Out<br>En | Res | LS<br>OV/UV<br>shut<br>down_en | V <sub>1</sub><br>Reset<br>Level | V <sub>1</sub><br>Reset<br>Level | LIN<br>Pu<br>En | Res | Lin<br>TxD<br>Tout<br>En | CAN<br>ACT | CAN<br>Loop<br>En | CAN<br>Patt.<br>wake<br>En | CAN<br>split<br>On | CAN<br>Rec<br>Only | | Group | | • | • | Con | trol (other) | ) | • | • | Transceiver settings | | | | | | | | | | | | | | | | Cont | rol reg | ister | 5, data | | | | | | | | Defaults | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Res | PWM2<br>Off-<br>DC PWM<br>Freq | PWM1<br>ON-DC | Group | p PWM2 setting | | | | | | | | PWM1 setting | | | | | | | | | | Control | | | | | | | | | 6, data | | | | | | | | Defaults | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Res | PWM4<br>Off-DC | PWM4<br>Off-DC | PWM4<br>Off-DC | PWM4<br>Off-<br>DC | PWM4<br>Off-<br>DC | PWM4<br>Off-DC | PWM4<br>Off-DC | Res | PWM3<br>ON-<br>DC | Group | | | | PW | M4 setting | | | | | | | PWM3 | setting | • | 1 | | ### **Control register 1** Table 77. Control register 1: command and data bytes | | Com | man | d byt | е | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | | | |--------------------|-----|-----------|-------|---|---------------------------|---------------------------|---|------------|-------------| | Read/write Address | | | | | | | | | | | х | х | 0 0 0 0 1 | | | | 0 | 1 | Data, 8bit | Data, 8 bit | ### Table 78. Control register 1, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|----------------------------------|-------------|------------|------------|---------------|----------|----------|----------|---------------------------------|----------|------------------|------------------------|--------|-------------|------------|------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | Function | OUT<br>HS_2 | OUT<br>HS_1 | OUT<br>4_2 | OUT<br>4_1 | OUT<br>HS_EXT | OUT<br>3 | OUT<br>2 | OUT<br>1 | REL<br>2 | REL<br>1 | V <sub>2_2</sub> | V <sub>2_1</sub> | Res | Stby<br>sel | Go<br>Stby | Trig | | Group | | HS control | | | | | | | | | LS Outpu | ıt, V <sub>2</sub> and | d mode | control | | | Table 79. Control register 1, bits | Bit | Name | | | Com | ment | | |-----|-----------|----------------|---------------|---------------------------|---------------------------|--------------| | 15 | OUTHS | Select mode of | OUTHS | | | | | 14 | | OUTHS_EXT | OUTHS_2 | OUTHS_1 | | Mode | | | | 0 | 0 | 0 | HS off | | | | | 0 | 0 | 1 | HS cyclic on with timer 1 | | | | | 0 | 1 | 0 | HS controlled by PWM4 | Active and | | | | 0 | 1 | 1 | HS cyclic on with Timer 2 | standby mode | | | | 1 | 1 | 0 | PWM3 | | | | | 1 | Х | 1 | HS on | | | | | | | | | | | 13 | OUT4 | Select mode of | OUT4 | | | | | 12 | | OUT4_2 | OUT4_1 | | Mode | | | | | 0 | 0 | HS off | | ] | | | | 0 | 1 | HS on | | | | | | 1 | 0 | HS controlled by PWM4 | Active and standby mode | | | | | 1 | 1 | HS cyclic on with Timer 2 | | | | | | | | | | - | | 11 | OUTHS_EXT | Extended funct | ion of OUTHS; | see table OUTH | IS | | Table 79. Control register 1, bits (continued) | Bit | Name | <u> </u> | ns (commuce | Comr | |-----|------|---------------|---------------|-------------------------| | 10 | OUT3 | Select mode o | f OUT3 | | | | | OUT3 | | Mode | | | | 0 | Select FSO | Active and standby mode | | | | 1 | Select PWM3 | | | | | | | | | 9 | OUT2 | Select mode o | f OUT2 | Ţ. | | | | OUT2 | | Mode | | | | 0 | Select PWM2 | Active and | | | | 1 | Select timer2 | standby mode | | | | | | | | 8 | OUT1 | Select mode o | f OUT1 | 1 | | | | OUT1 | | Mode | | | | 0 | Select PWM1 | Active and | | | | 1 | Select timer1 | standby mode | | | | | | | | 7 | REL2 | Select mode o | f REL2 | 1 | | | | REL2 | | Mode | | | | 0 | REL2 off | Active and standby mode | | | | 1 | REL2 on | Active mode | | | | | | | | 6 | REL1 | Select mode o | f REL1 | | | | | REL1 | | Mode | | | | 0 | REL1 off | Active and standby mode | | | | 1 | REL1 on | Active mode | | | | | | | Table 79. Control register 1, bits (continued) | Bit | Name | | | Comment | |-----|----------------|-------------------|---------------------------|-----------------------------------------------------------------------------------------------| | 5 | V <sub>2</sub> | | | | | 4 | | V <sub>2_2</sub> | V <sub>2_1</sub> | | | | | 0 | 0 | V <sub>2</sub> OFF in all modes | | | | 0 | 1 | V <sub>2</sub> ON in active mode; OFF in V <sub>1</sub> /V <sub>BAT</sub> standby mode | | | | 1 | 0 | V <sub>2</sub> ON in Active/V <sub>1</sub> standby mode; OFF in V <sub>BAT</sub> standby mode | | | | 1 | 1 | V <sub>2</sub> ON in all modes | | | | | | _ | | 3 | RES | Reserved | | | | 2 | STBY_SEL | Select standby | mode mode | | | | | 0 | V <sub>BAT</sub> standby | mode | | | | 1 | V <sub>1</sub> standby mo | ode | | | | | • | | | 1 | GO_STBY | Execute stand | by mode | | | | | 0 | No action | | | | | 1 | Execute stand | dby mode | | | | | • | | | 0 | TRIG | Trigger Bit for \ | Watchdog | | ### **Control register 2** Table 80. Control register 2: command and data bytes | | Com | man | d by | te | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|---------|-------------|------|-----|------|---|---------------------------|---------------------------|-------------| | Read | l/write | | | Add | ress | | | | | | х | х | 0 0 0 0 1 0 | | | | 1 | 0 | Data, 8bit | Data, 8 bit | Table 81. Control register 2, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | |----------|----------------------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|---------------------------------|--------------|--------------|--------|-----------|-----------|-----------| | Defaults | 0 0 0 0 0 | | | | | | | | | 0 | 0 | 0 | | 1 | 1 | 1 | | Function | Res | Res | Wu3<br>Filt_MSB | Wu3<br>Filt_LSB | WU2<br>Filt_MSB | WU2<br>Filt_LSB | WU1<br>Filt_MSB | WU1<br>Filt_LSB | Res | WU3<br>Pu/Pd | WU2<br>Pu/Pd | WU1<br>Pu/Pd | Res | WU3<br>EN | WU2<br>EN | WU1<br>EN | | Group | | Wakeup control | | | | | | | | | ٧ | Vakeup c | ontrol | | | | Table 82. Control register 2, bits | Bit | Name | | | Comment | |--------|-----------|---------------------|------------------|------------------------------------| | 15 | Res | Reserved | | | | 14 | Res | Reserved | | | | 13, 12 | WU3_Filt | Wakeup filter con | figuration | | | 11, 10 | WU2_Filt | MSB | LSB | | | 9, 8 | WU1_Filt | 0 | 0 | Static, 64 µs | | | | 0 | 1 | Enabled with timer 2; 80 µs blank | | | | 1 | 0 | Enabled with timer 2; 800 µs blank | | | | 1 | 1 | Enabled with timer 1; 800 µs blank | | | | | | | | 7 | Res | Reserved | | | | 6 | WU3_Pu/Pd | Pull up or pull dov | vn configuration | | | 5 | WU2_Pu/Pd | 0 | Pull down | | | 4 | WU1_Pu/Pd | 1 | Pull up | | | | | | | - | | 3 | Res | Reserved | | | | 2 | WU3_EN | Enable Wake up | source | | | 1 | WU2_EN | 0 | Disable | | | 0 | WU1_EN | 1 | Enable | | | | | | | | ### **Control register 3** Table 83. Control register 3: command data bytes | | Com | man | d by | te | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|-----------------|-----|------|-----|------|--|---------------------------|---------------------------|-------------| | Read | /write | | | Add | ress | | | | | | х | x x 0 0 0 0 1 1 | | | | | | 1 | Data, 8bit | Data, 8 bit | Table 84. Control register 3, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|----------------------------------|----------------|------------------|------------------|-----|----------|------------------|------------------|-----|---------------------------------|--------------------------------------|-------------------|-----------------|-----------------|---------------------|-------------------------|--| | Defaults | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 1 | 0 | 0 | | | Function | Res | T1<br>On | T1<br>Per<br>MSB | T1<br>Per<br>LSB | Res | T2<br>On | T2<br>Per<br>MSB | T2<br>Per<br>LSB | Res | Res | WD<br>time<br>MSB | WD<br>time<br>LSB | LIN<br>WU<br>En | CAN<br>WU<br>En | Wake<br>timer<br>En | Wake<br>timer<br>select | | | Group | | Timer Settings | | | | | | | | | Watchdog and cyclic wake up settings | | | | | | | Table 85. Control register 3, bits | Bit | Name | | | | Comment | | | | | | | | | |-----|------------|------------|-----------------------------------------------------------------------|------------------|-------------------------------|--|--|--|--|--|--|--|--| | 15 | RES | Reserved | | | | | | | | | | | | | 14 | T1_On | Timer 1 "C | ON" time sele | ections | | | | | | | | | | | | | 0 | 10 ms | | | | | | | | | | | | | | 1 | 20 ms | | | | | | | | | | | | | | | | • | | | | | | | | | | | 13 | T1_Per_MSB | Timer 1 p | eriod selection | on | | | | | | | | | | | 12 | T1_Per_LSB | | | | _ | | | | | | | | | | | | MSB | LSB | | | | | | | | | | | | | | 0 | 0 | 1 s | | | | | | | | | | | | | 0 | 1 | 2 s | | | | | | | | | | | | | 1 | 0 | 3 s | | | | | | | | | | | | | 1 | 1 | 4 s | | | | | | | | | | | | | Timer 1 is | Timer 1 is restarted with a valid write command to control register 3 | | | | | | | | | | | | 11 | Res | | | | | | | | | | | | | | 10 | T2_On | Timer 2 "0 | ON" time sele | ection | | | | | | | | | | | | | 0 | 0.1 ms | | | | | | | | | | | | | | 1 | 1 ms | | | | | | | | | | | | | | | | | | | | | | | | | | | 9 | T2_Per_MSB | Timer 2 p | eriod selection | on | | | | | | | | | | | 8 | T2_Per_LSB | | T | T | 1 | | | | | | | | | | | | MSB | LSB | | | | | | | | | | | | | | 0 | 0 | 10 ms | | | | | | | | | | | | | 0 | 1 | 20 ms | | | | | | | | | | | | | 1 | 0 | 50 ms | | | | | | | | | | | | | 1 | 1 | 200 ms | | | | | | | | | | | | | Timer 2 is | restarted wi | th a valid write | command to control register 3 | | | | | | | | | | 7 | Res | Reserved | | | | | | | | | | | | | 6 | Res | Reserved | | | | | | | | | | | | Table 85. Control register 3, bits (continued) | Bit | Name | | | | Comment | |-----|-------------------|-----------------------|-----------------|-----------------------------|-------------------------------------------------------| | 5 | WD_time_MSB | Trigger wi | ndow selection | on | | | 4 | WD_time_LSB | | | | | | | | MSB | LSB | | | | | | 0 | 0 | 10 ms | | | | | 0 | 1 | 50 ms | | | | | 1 | 0 | 100 ms | | | | | 1 | 1 | 200 ms | | | | | | | | | | 3 | LIN_WU_En | Enable LI | N as wake up | source | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 2 | CAN_WU_En | Enable C | AN as wake ι | ıp source | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 1 | Wake_timer_En | Enable wa<br>(Nreset) | ake up by tim | er from V <sub>1</sub> stan | dby mode (Interrupt) or V <sub>BAT</sub> standby Mode | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 0 | Wake_timer_select | Timer sele | ection for time | er interrupt / wa | ke-up of μC by timer | | | | 0 | Timer 2 | | | | | | 1 | Timer 1 | | | | | | | | | | ### **Control register 4** Table 86. Control register 4: command and data bytes | | Com | man | d by | te | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|-----------------|-----|------|-----|------|---|---|---------------------------|---------------------------| | Read | /Write | | | Add | ress | | | | | | х | x x 0 0 0 1 0 0 | | | | | 0 | 0 | Data, 8bit | Data, 8 bit | Table 87. Control register 4, data bytes | | | | 1 | <sup>st</sup> data b | yte < | 15:8> | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | |----------|-----|------------------|--------------------|----------------------|-------|--------------------------------|----------------------------------|----------------------------------|-----------------|-----|--------------------------|------------|-------------------|----------------------------|--------------------|--------------------| | Defaults | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | Function | RES | I <sub>CMP</sub> | OutHS<br>Rec<br>En | Vlock<br>Out_en | RES | LS<br>OV/UV<br>shut<br>down_en | V <sub>1</sub><br>Reset<br>Lev_2 | V <sub>1</sub><br>Reset<br>Lev_1 | LIN<br>Pu<br>En | Res | Lin<br>TxD<br>Tout<br>En | CAN<br>ACT | CAN<br>Loop<br>En | CAN<br>Patt.<br>wake<br>En | CAN<br>split<br>On | CAN<br>Rec<br>only | | Group | | Control (other) | | | | | | | | | | Transce | iver setti | ngs | | | Table 88. Control register 4, bits | Bit | Name | | Comment | | | | | | | | |-----|--------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 15 | Res | Reserved; must | be set to zero | | | | | | | | | 14 | I <sub>cmp</sub> | V <sub>1</sub> load current s | supervision | | | | | | | | | | | 0 | Enabled; Watchdog is disabled in V <sub>1</sub> Standby when the V <sub>1loadcurrent</sub> < I <sub>cmpthreshold</sub> | | | | | | | | | | | 1 | Disabled; Watchdog is automatically disabled when V <sub>1</sub> standby is entered | | | | | | | | | | | | _ | | | | | | | | | 13 | OUTHS_rec_en | Overcurrent Auto | recovery mode for OUTHS | | | | | | | | | | | 0 | Disabled | | | | | | | | | | | 1 | Enabled | | | | | | | | | | | | | | | | | | | | | 12 | Vlock_out_en | Voltage lock out: | OV/UV status | | | | | | | | | | | 0 | Over/under voltage status recovers automatically when condition disappears | | | | | | | | | | | 1 | Over/under voltage status is latched until a read and clear command is performed | | | | | | | | | | | | | | | | | | | | | 11 | Res | Reserved | | | | | | | | | | 10 | LS_OV/UV<br>shut_down_en | Shutdown of low | Shutdown of low-side drivers in case of over-/under voltage | | | | | | | | | | | 0 | No shutdown of low-sides in case of over/under voltage | | | | | | | | | | | 1 | Shutdown low-sides in case of over/under voltage | | | | | | | | | | | | | | | | | | | | Table 88. Control register 4, bits (continued) | Bit | Name | Comment | | | | | | | | | | | | | |-----|------------------|----------------------|-----------------------------------------|-------------------------------|-------------------|--|--|--|--|--|--|--|--|--| | 9 | V1Reset_level_1 | Select reset level | | | | | | | | | | | | | | 8 | V1Reset_level_2 | | | | | | | | | | | | | | | | | V1RSTlev_2 | V1RSTlev_1 | V1 reset level | | | | | | | | | | | | | | 0 | 0 | 4.6 V | | | | | | | | | | | | | | 0 | 1 | 4.35 V | 1 | | | | | | | | | | | | | 1 | 0 | 4.1 V | 1 | | | | | | | | | | | | | 1 | 1 | 3.8 V | | | | | | | | | | | | | | | | | _ | | | | | | | | | | | 7 | LIN_PU_EN | Enable internal Lin | pull up | | _ | | | | | | | | | | | | | 0 | No LIN master pull- | -up | | | | | | | | | | | | | | 1 | LIN master pull-up | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 6 | Res | Must be written to " | 1' | | | | | | | | | | | | | 5 | Lin_TxD_Tout_En | Enable / disable mo | 1 | | 1 | | | | | | | | | | | | | 0 No TxD monitoring | | | | | | | | | | | | | | | | 1 | TxD monitoring; LII dominant for t > 12 | N transmitter is switch<br>ms | ed off if TXDL is | | | | | | | | | | | | | | | | | | | | | | | | | | | 4 | CAN_ACT | Activate CAN transc | ceiver | | | | | | | | | | | | | | | 0 | CAN transceiver de | eactivated | A ativa va a da | | | | | | | | | | | | | 1 | CAN transceiver ac | ctivated | Active mode | | | | | | | | | | | | | | | | | | | | | | | | | | | 3 | CAN_Loop_En | Enable looping of C | ANTX to CANRXD | | | | | | | | | | | | | | | 0 | No looping | | | | | | | | | | | | | | | 1 | TXDC is looped to | RXDC | | | | | | | | | | | | | | | | | | | | | | | | | | | | 2 | CAN_Patt_wake_En | Enable pattern wak | 1 | $\neg$ | | | | | | | | | | | | | | 0 | No pattern wake up | <u> </u> | | | | | | | | | | | | | | 1 | Pattern wake up | | | | | | | | | | | | | 4 | CAN colit On | Enable CDLIT to | nation for CAN | | | | | | | | | | | | | 1 | CAN_split_On | Enable SPLIT termi | Split termination dis | sabled | | | | | | | | | | | | | | 1 | Split termination or | | Active mode | | | | | | | | | | | | | | Opiit terriiriation er | iabicu | | | | | | | | | | | Table 88. Control register 4, bits (continued) | Bit | Name | | Comment | | | | | | | | | | | |-----|--------------|--------------------|----------------------------|-------------|--|--|--|--|--|--|--|--|--| | 0 | CAN_Rec_only | Enable CAN receive | able CAN receive only mode | | | | | | | | | | | | | | 0 | CAN in transceiver mode | Active mode | | | | | | | | | | | | | 1 | CAN in receive only mode | Active mode | | | | | | | | | | | | | | | | | | | | | | | | | #### **Control register 5** Table 89. Control register 5: command and data bytes | | Com | man | d by | te | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------------------|-------------|------|----|--|---|---|---------------------------|---------------------------| | Read | Read/write Address | | | | | | | | | | х | х | 0 0 0 1 0 1 | | | | 0 | 1 | Data, 8 bit | | Table 90. Control register 5, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|----------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-------------|---------------------------------|---------------|------------------|---------------|---------------|---------------|---------------|--| | Defaults | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | Res | PWM2<br>Off-<br>DC PWM<br>Freq | PWM1<br>ON-DC | | Group | PWM2 setting | | | | | | | | | | | PWM <sup>-</sup> | 1 setting | | | | | Table 91. Control register 5, bits | Bit | Name | | | | | Comr | ment | | | |-----|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------| | 15 | RES | Reserve | d; must be | e set to ze | ero | | | | | | 14 | PWM2_<br>Off_DC_6 | | | | | | | | | | 13 | PWM2_<br>Off_DC_5 | PWM2<br>OFF_<br>DC_6 | PWM2<br>OFF_<br>DC_5 | PWM2<br>OFF_<br>DC_4 | PWM2<br>OFF_<br>DC_3 | PWM2<br>OFF_<br>DC_2 | PWM2<br>OFF_<br>DC_1 | PWM2<br>OFF_<br>DC_0 | PWM duty cycle | | 12 | PWM2_<br>Off_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0%, HS OFF | | 11 | PWM2_<br>Off_DC_3 | | | | | | | | | | 10 | PWM2_<br>Off_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 98.5% | | 9 | PWM2_<br>Off_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 99.25% | | 8 | PWM2_<br>Off_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 100% HS ON | | | | | | | | | | | | Table 91. Control register 5, bits (continued) | Bit | Name | | | | | Comi | ment | | | |-----|------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------| | 7 | PWM_<br>FREQ | Select P | WM frequ | ency | | | | | | | | | 0 | 128 Hz | | | | | | | | | | 1 | 256 Hz | | | | | | | | | | | | | | | | | | | 6 | PWM1_<br>ON_DC_6 | | | | | | | | | | 5 | PWM1_<br>ON_DC_5 | PWM1<br>ON_<br>DC_6 | PWM1<br>ON_<br>DC_5 | PWM1<br>ON_<br>DC_4 | PWM1<br>ON_<br>DC_3 | PWM1<br>ON_<br>DC_2 | PWM1<br>ON_<br>DC_1 | PWM1<br>ON_<br>DC_0 | PWM duty cycle | | 4 | PWM1_<br>ON_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 100%, HS ON | | 3 | PWM1_<br>ON_DC_3 | | | | | | | | | | 2 | PWM1_<br>ON_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.5% | | 1 | PWM1_<br>ON_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.75% | | 0 | PWM1_<br>ON_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% HS OFF | | | | | | | | | | | | ### **Control register 6** Table 92. Control register 6: command and data bytes | | | | C | Comma | and byt | te | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |-----|-----------------|--------|---|-------|---------|------|---|------------|---------------------------|---------------------------| | Rea | ad/ | /Write | | | Add | ress | | | | | | х | x x 0 0 0 1 1 0 | | | | | | 0 | Data, 8bit | Data, 8 bit | | Table 93. Control register 6, data bytes | | | | 1 <sup>st</sup> | data k | yte <1 | 5:8> | | | | | 2 | nd data | a byte <7 | :0> | | | |----------|-----|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-----|---------------------|---------------------|---------|-----------------|---------------------|---------------------|---------------------| | Defaults | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Res | PWM4<br>Off_<br>DC_6 | PWM4<br>Off_<br>DC_5 | PWM4<br>Off_<br>DC_4 | PWM4<br>Off_<br>DC_3 | PWM4<br>Off_<br>DC_2 | PWM4<br>Off_<br>DC_1 | PWM4<br>Off_<br>DC_0 | Res | PWM3<br>ON_<br>DC_6 | PWM3<br>ON_<br>DC_5 | ON | PWM3<br>ON-DC_3 | PWM3<br>ON_<br>DC_2 | PWM3<br>ON_<br>DC_1 | PWM3<br>ON_<br>DC_0 | | Group | | | | PWM | 4 setting | | | | | | | PWI | M3 setting | | | | Table 94. Control register 6, bits | Bit | Name | | | | | Comi | ment | | | |-----|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|-----------------| | 15 | RES | Reserve | d; must b | e set to z | ero | | | | | | 14 | PWM4_<br>Off_DC_6 | | | | | | | | | | 13 | PWM4_<br>Off_DC_5 | PWM4<br>OFF_<br>DC_6 | PWM4<br>OFF_<br>DC_5 | PWM4<br>OFF_<br>DC_4 | PWM4<br>OFF_<br>DC_3 | PWM4<br>OFF_<br>DC_2 | PWM4<br>OFF_<br>DC_1 | PWM4<br>OFF_<br>DC_0 | PWM4 duty cycle | | 12 | PWM4_<br>Off_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0%, HS OFF | | 11 | PWM4_<br>Off_DC_3 | | | | | | | | | | 10 | PWM4_<br>Off_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 98.5% | | 9 | PWM4_<br>Off_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 99.25% | | 8 | PWM4_<br>Off_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 100% HS ON | | | | | | | | | | | | | 7 | RES | Reserve | d; must b | e set to z | ero | | | | | | 6 | PWM3_<br>ON_DC_6 | | | | | | | | | | 5 | PWM3_<br>ON_DC_5 | PWM3<br>ON_<br>DC_6 | PWM3<br>ON_<br>DC_5 | PWM3<br>ON_<br>DC_4 | PWM3<br>ON_<br>DC_3 | PWM3<br>ON_<br>DC_2 | PWM3<br>ON_<br>DC_1 | PWM3<br>ON_<br>DC_0 | PWM3 duty cycle | | 4 | PWM3_<br>ON_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 100%, HS ON | | 3 | PWM3_<br>ON_DC_3 | | | | | | | | | | | | | | | | | | | | | 2 | PWM3_<br>ON_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.5% | | 2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.75% | | | ON_DC_2 PWM3_ | | | | | | | | | ### 6.2.3 Status registers Table 95. Overview of status register data bytes | | | • • • • | | <b></b> | | 9.010 | | a Dy to | | | | | | | | | |----------|--------------------------------|--------------|-----------------|-----------------|------------------------|---------------------------|---------------------------|---------------------------|---------------------------------------------------------|----------------------|-------------------------|----------------------|-------------------------|----------------------|----------------------|------------------------| | | | | 1 <sup>st</sup> | data b | yte <1 | 5:8> | | | | | 2 <sup>n</sup> | <sup>d</sup> data | byte <7 | :0> | | | | | | | | | | | Statu | ıs regi | ster 1 | I, data | a <15:0> | | | | | | | Function | OL<br>HS | OL<br>OUT4 | OL<br>OUT3 | OL<br>OUT2 | OL<br>OUT1 | UV | V <sub>2</sub><br>fail | V <sub>2</sub><br>short | OV | OC<br>HS | OC<br>Out4 | OC<br>Out3 | OC<br>OUT2 | OC<br>Out1 | OC<br>Rel2 | OC<br>Rel1 | | Group | | | | Diagn | osis 1 | | | | | • | | Dia | gnosis 2 | | | | | | Status register 2, data <15:0> | | | | | | | | | | | | | | | | | Function | WU3<br>state | WU2<br>state | WU1<br>state | WU3<br>wake | WU2<br>wake | WU1<br>Wake | Wake<br>CAN | Wake<br>LIN | Wake<br>Timer<br>int | LIN<br>perm.<br>dom. | LIN<br>TxD<br>perm dom. | LIN<br>perm.<br>rec. | CAN<br>RxD<br>perm rec. | CAN<br>perm.<br>rec. | CAN<br>perm.<br>dom. | CAN<br>TxD<br>perm dom | | Group | | | | Diagn | osis 3 | | | | | • | | Dia | gnosis 4 | | | | | | | | | | | | Statu | ıs regi | ster 3 | 3, data | a <15:0> | | | | | | | Function | TSD1 | TW | Device<br>state | Device<br>state | V <sub>1</sub><br>fail | V <sub>1</sub><br>restart | V <sub>1</sub><br>restart | V <sub>1</sub><br>restart | wD wD wD fail wD fail Forced sleep wD timer state state | | | | | timer | | | | Group | | • | • | Diagn | osis 5 | | | | | • | • | Dia | gnosis 6 | | | • | Table 96. Global status register | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------|-----------------------------------------------------|---------------------|-------|---------------------|-----------------------------------|--------------------------|--------------| | | Global error<br>flag <sup>(1)</sup> | Communication<br>error <sup>(2)</sup> | NOT (chip reset or comm. error) i.e. cold start (3) | TSD2 <sup>(4)</sup> | TSD1 | V <sub>1</sub> Fail | Vs fail <sup>(5)</sup><br>(OV/UV) | Fail safe <sup>(6)</sup> | Hex<br>value | | Active high/low | High | High | Low | High | High | High | High | High | | | Default value in<br>normal mode -<br>after correct WD<br>trigger or after<br>read & clear on<br>error flags | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | Power ON | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | Power ON<br>weak battery <sup>(7)</sup> | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 82 | | Communication error | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | C0 | | Vs over or under-voltage | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | A2 | | WD failure | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 | Table 96. Global status register (continued) | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------------------------------|-------------------------------------|---------------------------------------|-----------------------------------------------------|---------------------|-------|---------------------|-----------------------------------|--------------------------|--------------| | | Global error<br>flag <sup>(1)</sup> | Communication<br>error <sup>(2)</sup> | NOT (chip reset or comm. error) i.e. cold start (3) | TSD2 <sup>(4)</sup> | TSD1 | V <sub>1</sub> Fail | Vs fail <sup>(5)</sup><br>(OV/UV) | Fail safe <sup>(6)</sup> | Hex<br>value | | SPI error (DI stuck) | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 | | TSD1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | A8 | | TSD2 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | В9 | | V <sub>1</sub> fail | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | A4 | | Other device failure <sup>(8)</sup> | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | 1. The following status bits are reported in the global error flag: Global status register: Bits 0 - 6 Status register 1: Bits 0 - 10 Status register 3: Bits 2, 3, 15 - 2. Invalid CLOCK COUNT. - 3. Cleared with CLR command on SR3. - 4. Cleared with "READ and CLEAR" on SR3 (-> TSD1). - 5. Diagnosis bit only, Vs Fail is not a fail-safe event; cleared by read&clear. Bit is automatically cleared at (Vs > VsUV) and. (Vs < VsOV) if Vlock\_out\_en = 0. - 6. Cleared with a valid WD trigger (WD fail) or by clearing the corresponding status register related to failure. - 7. Slow Vs ramp-up (Vs undervoltage is filtered with 64 $\mu$ s after Power-on reset). - 8. The global error flag is raised due to a failure condition which is not reported in the global status register. The Failure is reported in the status registers 1-3. #### Status register 1 Table 97. Status register 1: command and data bytes | | Com | man | d byl | e | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|-----------------|-----|-------|-----|------|---|---|---------------------------|---------------------------| | Read | l/write | | | Add | ress | | | Bit <15:8> | Bit<7:0> | | х | x x 0 1 0 0 0 1 | | | | | 0 | 1 | Data, 8bit | Data, 8 bit | Table 98. Status register 1, data bytes | | | | 1 <sup>st</sup> d | ata byte | e <15:8 | > | | | | | 2 | <sup>nd</sup> data | byte < | 7:0> | | | |----------|-------------------------------------|--|-------------------|----------|---------|---|--|-----|----------|----------|------------|--------------------|------------|------------|------------|------------| | Function | On OL OL OL OL OL OL UV V2 V2 Short | | | | | | | | | OC<br>HS | OC<br>Out4 | OC<br>Out3 | OC<br>OUT2 | OC<br>Out1 | OC<br>Rel2 | OC<br>Rel1 | | Group | | | | | | | | Dia | gnosis 2 | | | | | | | | Table 99. Status register 1, bits | Bit | Name | Comment | | Information storage | |-----|-----------------------|-----------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------| | 15 | OL_HS | | | | | 14 | OL_OUT4 | | | | | 13 | OL_OUT3 | Open-load event occurred since last read out | Bit is latched until a | "read and clear" access | | 12 | OL_OUT2 | | | | | 11 | OL_OUT1 | | | | | 10 | UV | | | | | | | | VLOCKOUTEN<br>(CR4) | Information storage | | | | Under voltage event on V <sub>S</sub> occurred since last read out | 0 | automatically reset when UV condition disappears | | | | | 1 | Bit is latched until a "read and clear" access | | | | | | | | 9 | V <sub>2</sub> _fail | $V_2$ fail ( $V_2$ < 2 V for t> 2 $\mu$ s)<br>event occurred since last<br>readout | Bit is latched until a | "Read and clear" access | | 8 | V <sub>2</sub> _short | V <sub>2</sub> short (V <sub>2</sub> < 2 V for t > 4ms<br>during start up) event<br>occurred since last readout | Bit is latched until a | "Read and clear" access | | 7 | OV | | | | | | | | VLOCKOUTEN<br>(CR4) | Information storage | | | | Over voltage event on V <sub>S</sub> occurred since last read out | 0 | automatically reset when OV condition disappears | | | | | 1 | Bit is latched until a "read and clear" access | | | | | | - | | 6 | OC_HS | | | | | 5 | OC_OUT4 | | | | | 4 | OC_OUT3 | 0 | | | | 3 | OC_OUT2 | Over current event occurred since last read out | Bit is latched until a | "read and clear" access | | 2 | OC_OUT1 | | | | | 1 | OC_REL2 | | | | | 0 | OC_REL1 | | | | ### Status register 2 Table 100. Status register 2: command and data bytes | | Com | man | d by | te | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|-----------------|-----|------|-----|------|--|---|---------------------------|---------------------------| | Read | /write | | | Add | ress | | | Bit <15:8> | Bit<7:0> | | х | x x 0 1 0 0 1 0 | | | | | | 0 | Data, 8bit | Data, 8 bit | ### Table 101. Status register 2, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | 2 <sup>n</sup> | <sup>d</sup> data | byte <7: | 0> | | | | | |----------|----------------------------------|--------------|--|--|-------------|-------------|-------------|-------------|----------------------|----------------------|-------------------------|----------------------|-------------------------|----------------------|----------------------|------------------------| | Function | WU3<br>state | WU2<br>state | | | WU2<br>wake | WU1<br>wake | Wake<br>CAN | Wake<br>LIN | Wake<br>Timer<br>int | LIN<br>perm.<br>dom. | LIN<br>TxD<br>perm dom. | LIN<br>perm.<br>rec. | CAN<br>RxD<br>perm rec. | CAN<br>perm.<br>rec. | CAN<br>perm.<br>dom. | CAN<br>TxD<br>perm dom | | Group | Diagnosis 3 | | | | | | | | Diaç | nosis 4 | | | | | | | ### Table 102. Status register 2, bits | Bit | Name | Comment | Information storage | | | | |-----|------------------|--------------------------------------------------------------------|--------------------------------------------------|--|--|--| | 15 | WU3_state | | | | | | | 14 | WU2_state | State of WUx input; | "Live bits" not clearable | | | | | 13 | WU1_state | | | | | | | 12 | WU3_wake | | | | | | | 11 | WU2_wake | | | | | | | 10 | WU1_wake | Shows wake up source ('1' = wake-up) | | | | | | 9 | WAKE_CAN | Shows wake up source (1 - wake-up) | | | | | | 8 | WAKE_LIN | | | | | | | 7 | Wake_TIMER_int | | | | | | | 6 | LIN_perm_DOM | LIN bus is dominant for t > 12 ms | | | | | | 5 | LIN_TxD_perm_DOM | TxDL pin is dominant for t > 12 ms;<br>Transmitter is disabled | Bits are latched until a "Read and clear" access | | | | | 4 | LIN_perm_REC | LIN bus does not follow TxDL within 40 µs; Transmitter is disabled | | | | | | 3 | CAN_RxD_perm_rec | RxDC has not followed TxDC for 4 times;<br>Transmitter is disabled | | | | | | 2 | CAN_perm_REC | CAN has not followed TxDC for 4 times;<br>Transmitter is disabled | | | | | | 1 | CAN_perm_DOM | CAN bus is dominant for t > 700 µs | | | | | | 0 | CAN_TxD_perm_DOM | TxDC pin is dominant for t > 700 μs;<br>Transmitter is disabled | | | | | ### Status register 3 Table 103. Status register 3: command and data bytes | Command byte | | | | | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |--------------|--------|---------|---|---|---|-------|--|---------------------------|---------------------------| | Read | /write | Address | | | | | | Bit <15:8> | Bit<7:0> | | х | х | 0 | 1 | 0 | 0 | 0 1 1 | | Data, 8bit | Data, 8 bit | ### Table 104. Status register 3, data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | | 2 | <sup>nd</sup> dat | ta byte | <7:0> | | | | |----------|----------------------------------|----|-------------------|-------------------|--|-----------------------------|-----------------------------|-----------------------------|--------------|--------------|-------------------|--------------|-----------------------|----------------------------------|------------------------|------------------------| | Function | TSD1 | TW | Device<br>state_2 | Device<br>state_1 | | V <sub>1</sub><br>restart_2 | V <sub>1</sub><br>restart_1 | V <sub>1</sub><br>restart_0 | WD<br>fail_3 | WD<br>fail_2 | WD<br>fail_1 | WD<br>fail_0 | Forced<br>sleep<br>WD | Forced<br>sleep<br>TSD2<br>SHTV1 | WD<br>timer<br>state_1 | WD<br>timer<br>state_0 | | Group | Diagnosis 5 | | | | | | | | | Di | agnosis ( | 6 | | | | | ### Table 105. Status register 3, bits | Bit | Name | | Comment | | | | | |-----|---------------------------|----------------------------------|--------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--| | 15 | TSD1 | Thermal warning / sh | Bit is latched until a | | | | | | 14 | TW | Thermal warning / 3i | "read and clear access" | | | | | | 13 | | State from which the | | | | | | | 12 | | Device state_2 | Device state_1 | State from<br>which the<br>device woke<br>up | Bit is latched until a<br>"read and clear access"<br>after a "read and clear<br>access", the device<br>state is updated | | | | | Device_state | 0 | 0 | Active | after a wake up, device | | | | | | 0 | 1 | V <sub>1</sub> standby | state is<br>01: V <sub>1</sub> standby | | | | | | 1 | 0 | V <sub>BAT</sub> standby | or. V <sub>1</sub> standby | | | | | | 1 | 1 | Flash | 10: V <sub>BAT</sub> standby | | | | | | | | | | | | | 11 | V <sub>1</sub> _fail | $V_1$ fail ( $V_1 < 2 V$ for t | > 2 µs) event occurre | d since last read out | Bit is latched until a<br>"read and clear access" | | | | 10 | V <sub>1</sub> _restart_2 | Number of TCD0 ave | Bits are not clearable; | | | | | | 9 | V <sub>1</sub> _restart_1 | Number of TSD2 ever<br>regulator | is cleared automatically if no additional TSD2 | | | | | | 8 | V <sub>1</sub> _restart_0 | (7 TSD2 events force | es the device into V <sub>BA</sub> | event occurs within 1 min. | | | | | 7 | WD_fail_3 | | | | | | | | 6 | WD_fail_2 | Number of missing w | Bits are not clearable; is cleared with a proper | | | | | | 5 | WD_fail_1 | (15 missing watchdo | Watchdog trigger | | | | | | 4 | WD_fail_0 | | | | | | | Table 105. Status register 3, bits (continued) | Bit | Name | | Information storage | | | | | | |-----|-----------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|----------|------------------------|--|--|--| | 3 | Forced_sleep_WD | Device was forced to watchdog errors | Device was forced to $V_{\mbox{\footnotesize{BAT}}}$ standby mode because of multiple watchdog errors | | | | | | | 2 | Forced_sleep_TSD<br>2_SHTV <sub>1</sub> | | | | | | | | | 1 | WD_timer_state_1 | Status of watchdog of | chdog timing | | | | | | | 0 | WD_timer_state_0 | | | | | | | | | | | WD_timer_state_1 | WD_timer_state_0 | Counter | | | | | | | | 0 | 0 | 0 – 33% | Bits are not clearable | | | | | | | 0 | 1 | 33 – 66% | | | | | | | | 1 1 66 – 100% | | | | | | | | | | | | | | | | | # 7 Package and packing information ### 7.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark. ### 7.2 PowerSSO-36 package information Table 106. PowerSSO-36 mechanical data | Combal | | Millimeters | | | | | | | | | |--------|-------|-------------|--------|--|--|--|--|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | | | | | А | - | - | 2.45 | | | | | | | | | A2 | 2.15 | - | 2.35 | | | | | | | | | a1 | 0 | - | 0.1 | | | | | | | | | b | 0.18 | - | 0.36 | | | | | | | | | С | 0.23 | - | 0.32 | | | | | | | | | D | 10.10 | - | 10.50 | | | | | | | | | E | 7.4 | - | 7.6 | | | | | | | | | е | - | 0.5 | - | | | | | | | | | e3 | - | 8.5 | - | | | | | | | | | F | - | 2.3 | - | | | | | | | | | G | - | - | 0.1 | | | | | | | | | G1 | - | - | 0.06 | | | | | | | | | Н | 10.1 | - | 10.5 | | | | | | | | | h | - | - | 0.4 | | | | | | | | | k | 0° | - | 8° | | | | | | | | | L | 0.55 | - | 0.85 | | | | | | | | | М | - | 4.3 | - | | | | | | | | | N | - | - | 10 deg | | | | | | | | | 0 | - | 1.2 | - | | | | | | | | | Q | - | 0.8 | - | | | | | | | | | S | - | 2.9 | - | | | | | | | | | Т | - | 3.65 | - | | | | | | | | | U | - | 1.0 | - | | | | | | | | | Х | 4.1 | - | 4.7 | | | | | | | | | Y | 6.5 | - | 7.1 | | | | | | | | L99PM62GXP Revision history # 8 Revision history Table 107. Document revision history | Date | Revision | Change | |-------------|----------|------------------------------------------------------------------------------------------------------------------------| | 24-Jan-2011 | 1 | Initial release. | | 23-Feb-2011 | 2 | Table 11: Temperature warning and thermal shutdown: - T <sub>SD2 OFF</sub> : updated minimum and typical values | | 01-Jun-2011 | 3 | Updated following figures: - Figure 3: Voltage source with external PNP - Figure 5: Voltage source with external NPN | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com