# High Common-Mode Voltage, Single Supply Difference Amplifier AD8200 #### **FEATURES** High Common-Mode Voltage Range –2 V to +24 V at a 5 V Supply Voltage Operating Temperature Range Die: -40°C to +150°C 8-Lead SOIC: -40°C to +125°C Supply Voltage Range: 4.7 V to 12 V Low-Pass Filter (One Pole or Two Pole) #### **EXCELLENT AC AND DC PERFORMANCE** 15 μV/°C Max Offset Drift 20 ppm/°C Max Gain Drift 80 dB CMRR Min DC to 10 kHz #### **PLATFORMS** Transmission Control Diesel Injection Control Engine Management Semi-Active Suspension Control Vehicle Dynamics Control #### **GENERAL DESCRIPTION** The AD8200 is a single-supply difference amplifier for amplifying and low-pass filtering small differential voltages in the presence of a large common-mode voltage. The input CMV range extends from -2~V to +24~V at a typical supply voltage of 5~V. The AD8200 is offered in die and packaged form. Both package options are specified over wide temperature ranges, making the AD8200 well suited for use in many automotive platforms. The SOIC package is specified over a temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. The die is specified from $-40^{\circ}$ C to $+150^{\circ}$ C. ### FUNCTIONAL BLOCK DIAGRAM SOIC (R) Package DIE Form Automotive platforms demand precision components for better system control. The AD8200 provides excellent ac and dc performance that keeps errors to a minimum in the user's system. Typical offset and gain drift in the SOIC package are 6 $\mu$ V/°C and 10 ppm/°C, respectively. The device also delivers a minimum CMRR of 80 dB from dc to 10 kHz. The AD8200 features an externally accessible $100 \text{ k}\Omega$ resistor at the output of the preamp A1, which can be used for low-pass filter applications, and for establishing gains other than 20. Figure 1. High-Line Current Sensor #### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Figure 2. Low-Line Current Sensor One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2000 ## AD8200-SPECIFICATIONS SINGLE SUPPLY ( $T_A = 25$ °C, $V_S = 5$ V, $V_{CM} = 0$ V, $R_L = 10$ k $\Omega$ , Pin 5 to ground, unless otherwise noted.) | | | AD8200 SOIC | | | AD8200 DIE | | | T | |---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|------------|-------------------|------------------------------|------------|-------------------|-----------------------------------------------------------------| | Parameter | Condition | Min | Typ | Max | Min | Typ | Max | Unit | | SYSTEM GAIN Initial Error vs. Temperature | V <sub>O</sub> ≥ 0.1 V dc | 20<br>-1 | 10 | +1<br>20 | 20<br>-1 | 25 | +1<br>30 | % ppm/°C | | OFFSET VOLTAGE Offset Voltage (RTI) vs. Temperature | $V_{CM} = 0.15 V$ | -1 | 6 | +1<br>15 | -1 | 12 | +1<br>25 | mV<br>μV/°C | | INPUT Input Impedance Differential Common-Mode CMV Common-Mode Rejection <sup>1</sup> | Continuous<br>$V_{CM} = 10 \text{ V}$<br>f = 1 kHz<br>$f = 10 \text{ kHz}^2$ | 320<br>160<br>-2<br>80<br>80 | 400<br>200 | 480<br>240<br>+24 | 320<br>160<br>-2<br>80<br>80 | 400<br>200 | 480<br>240<br>+24 | $\begin{array}{c} k\Omega \\ k\Omega \\ V \\ \end{array}$ dB dB | | PREAMPLIFIER Gain Gain Error Output Voltage Range Output Resistance | | 10<br>-1<br>0.02<br>97 | 100 | +1<br>4.8<br>103 | 10<br>-1<br>0.02<br>97 | 100 | +1<br>4.8<br>103 | %<br>V<br>kΩ | | OUTPUT BUFFER Gain Gain Error Output Voltage Range Output Resistance | | -1<br>0.02 | 2 | +1<br>4.8 | -1<br>0.02 | 2 | +1<br>4.8 | %<br>V<br>Ω | | DYNAMIC RESPONSE 3 dB Bandwidth Slew Rate | | 30 | 50<br>0.22 | | 30 | 50<br>0.22 | | kHz<br>V/μs | | NOISE<br>0.1 Hz to 10 Hz<br>Spectral Density, 1 kHz, RTI | | | 10<br>300 | | | 10<br>300 | | $\mu V p-p \\ nV/\sqrt{Hz}$ | | POWER SUPPLY Operating Range Quiescent Current vs. Temp PSRR | $V_{O} = 0.1 \text{ V dc}$<br>$V_{S} = 4.7 \text{ V to } 12 \text{ V}$ | 4.7<br>75 | 0.25<br>80 | 12<br>1 | 4.7<br>75 | 0.25<br>80 | 12<br>1 | V<br>mA<br>dB | | TEMPERATURE RANGE For Specified Performance | | -40 | | +125 | -40 | | +150 | °C | NOTES <sup>&</sup>lt;sup>1</sup>Source Imbalance $< 2 \Omega$ $<sup>^2</sup>$ The AD8200 preamplifier exceeds 80 dB CMRR at 10 kHz. However, since the signal is available only by way of a 100 kΩ resistor, even the small amounts of pinto-pin capacitance between Pins 1, 8 and 3, 4 may couple an input common-mode signal larger than the greatly attenuated preamplifier output. The effect of pinto-pin coupling may be neglected in all applications using filter capacitors at Node 3. Specifications subject to change without notice. #### **ABSOLUTE MAXIMUM RATINGS\*** | Supply Voltage | |-----------------------------------------------------| | Transient Input Voltage (300 ms) | | Continuous Input Voltage | | Reversed Supply Voltage Protection 0.3 V | | Operating Temperature (Die) –40°C to +150°C | | $\dots $ (SOIC) $-40^{\circ}$ C to $+125^{\circ}$ C | | Storage Temperature65°C to +150°C | | Output Short Circuit Duration Indefinite | | Lead Temperature Range (Soldering 60 sec) 300°C | | | <sup>\*</sup>Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### PIN CONFIGURATION #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-------------|-------------------|---------------------|----------------| | AD8200R | −40°C to +125°C | Plastic SOIC | SO-8 | | AD8200CHIPS | −40°C to +150°C | | DIE Form | #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8200 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### METALLIZATION PHOTOGRAPH REV. 0 -3- ## AD8200—Typical Performance Characteristics $(T_A=25^{\circ}\text{C},\ V_S=5\ \text{V},\ V_{CM}=0\ \text{V},\ R_L=10\ \text{k}\Omega$ unless otherwise noted.) TPC 1. Input Common-Mode Range vs. Supply TPC 4. Gain vs. Frequency TPC 2. Output Voltage - V<sub>S</sub> vs. Supply TPC 5. Common-Mode Rejection vs. Frequency TPC 3. Output Voltage Swing vs. Load Resistance TPC 6. Power Supply Rejection vs. Frequency TPC 7. Pulse Response TPC 8. Settling Time #### THEORY OF OPERATION The AD8200 consists of a preamp and buffer arranged as shown in Figure 3. Like-named resistors have equal values. The preamp incorporates a dynamic bridge (subtractor) circuit. Identical networks (within the shaded areas), consisting of $R_A$ , $R_B$ , $R_C$ , and $R_G$ , attenuate input signals applied to Pins 1 and 8. Note that when equal amplitude signals are asserted at inputs 1 and 8, and the output of A1 is equal to the common potential (i.e., zero), the two attenuators form a balanced-bridge network. When the bridge is balanced, the differential input voltage at A1 and thus its output, will be zero. Any common-mode voltage applied to both inputs will keep the bridge balanced and the A1 output at zero. Because the resistor networks are carefully matched, the common-mode signal rejection approaches this ideal state. However, if the signals applied to the inputs differ, the result is a difference at the input to A1. A1 responds by adjusting its output to drive $R_B$ , by way of $R_G$ , to adjust the voltage at its inverting input until it matches the voltage at its noninverting input. By attenuating voltages at Pins 1 and 8, the amplifier inputs are held within the power supply range, even if Pin 1 and Pin 8 input levels exceed the supply, or fall below Common (Ground.) The input network also attenuates normal (differential) mode voltages. $R_{\rm C}$ and $R_{\rm G}$ form an attenuator that scales A1 feedback, forcing large output signals to balance relatively small differential inputs. The resistor ratios establish the preamp gain at ten. Because the differential input signal is attenuated, and then amplified to yield an overall gain of ten, the amplifier A1 operates at a higher noise gain, multiplying deficiencies such as input offset voltage and noise with respect to Pins 1 and 8. Figure 3. Simplified Schematic To minimize these errors while extending the common-mode range, a dedicated feedback loop is employed to reduce the range of common-mode voltage applied to A1, for a given overall range at the inputs. By offsetting the range of voltage applied to the compensator, the input common-mode range is also offset to include voltages more negative than the power supply. Amplifier A3 detects the common-mode signal applied to A1 and adjusts the voltage on the matched R<sub>CM</sub> resistors to reduce the common-mode voltage range at the A1 inputs. By adjusting the common voltage of these resistors, the common-mode input range is extended while, at the same time, the normal mode signal attenuation is reduced, leading to better performance referred to input. The output of the dynamic bridge taken from A1 is connected to Pin 3 by way of a 100 k $\Omega$ series resistor, provided for low-pass filtering and gain adjustment. The resistors in the input networks of the preamp and the buffer feedback resistors are ratio-trimmed for high accuracy. The output of the preamp drives a gain-of-two buffer-amplifier A2, implemented with carefully matched feedback resistors $R_{\rm F}$ . The two-stage system architecture of the AD8200 enables the user to incorporate a low-pass filter prior to the output buffer. By separating the gain into two stages, a full-scale rail-to-rail signal from the preamp can be filtered at Pin 3, and a half-scale signal resulting from filtering can be restored to full scale by the output buffer amp. The source resistance seen by the inverting input of A2 is approximately 100 k $\Omega$ , to minimize the effects of A2's input bias current. However, this current is quite small and errors resulting from applications that mismatch the resistance are correspondingly small. #### **APPLICATIONS** The AD8200 difference amplifier is intended for applications where it is required to extract a small differential signal in the presence of large common-mode voltages. The input resistance is nominally 200 k $\Omega$ , and the device can tolerate common-mode voltages higher than the supply voltage and lower than ground. The open collector output stage will source current to within 20 mV of ground. #### AD8200 #### **CURRENT SENSING** #### High-Line, High-Current Sensing Basic automotive applications making use of the large commonmode range are shown in Figures 1 and 2. The capability of the device to operate as an amplifier in primary battery supply circuits is shown in Figure 1, Figure 2 illustrates the ability of the device to withstand voltages below system ground. #### Low Current Sensing The AD8200 can also be used in low current sensing applications, such as a 4–20 mA current loop shown in Figure 4. In such applications, the relatively large shunt resistor can degrade the common-mode rejection. Adding a resistor of equal value in the low-impedance side of the input corrects for this error. Figure 4. 4-20 mA Current Loop Receiver #### **GAIN ADJUSTMENT** The default gain of the preamplifier and buffer are $\times 10$ and $\times 2$ respectively, resulting in a composite gain of $\times 20$ . With the addition of external resistor(s) or trimmer(s), the gain may be lowered, raised, or finely calibrated. #### Gains Less than 20 See Figure 5. Since the preamplifier has an output resistance of $100 \text{ k}\Omega$ , an external resistor connected from Pins 3 and 4 to GND will decrease the gain by a factor $R_{\rm EXT}/(100 \text{ k}\Omega + R_{\rm EXT})$ . Figure 5. Adjusting for Gains Less than 20 The overall bandwidth is unaffected by changes in gain using this method, although there may be a small offset voltage due to the imbalance in source resistances at the input to the buffer. In many cases this can be ignored, but if desired, can be nulled by inserting a resistor equal to $100~\text{k}\Omega$ minus the parallel sum of $R_{\text{EXT}}$ and $100~\text{k}\Omega$ , in series with Pin 4. For example, with $R_{\text{EXT}} = 100~\text{k}\Omega$ (yielding a composite gain of ×10), the optional offset nulling resistor is $50~\text{k}\Omega$ (see Figure 11.) #### Gains Greater than 20 Connecting a resistor from the output of the buffer amplifier to its noninverting input, as shown in Figure 6, will increase the gain. The gain is now multiplied by the factor $R_{EXT}/(R_{EXT}-100~\text{k}\Omega)$ ; for example, it is doubled for $R_{EXT}=200~\text{k}\Omega$ . Overall gains as high as 50 are achievable in this way. Note that the accuracy of the gain becomes critically dependent on resistor value at high gains. Also, the effective input offset voltage at Pins 1 and 8 (about six times the actual offset of A1) limits the part's use in very high-gain, dc-coupled applications. Figure 6. Adjusting for Gains Greater than 20 #### **GAIN TRIM** Figure 7 shows a method for incremental gain trimming using a trimpot and external resistor $R_{\rm EXT}$ . The following approximation is useful for small gain ranges: $$\Delta G \approx (10 \text{ M}\Omega \div R_{EXT}) \%$$ Thus, the adjustment range would be $\pm 2\%$ for $R_{EXT}$ = 5 M $\Omega$ ; $\pm 10\%$ for $R_{EXT}$ = 1 M $\Omega$ , etc. Figure 7. Incremental Gain Trim #### Internal Signal Overload Considerations When configuring gain for values other than 20, the maximum input voltage with respect to the supply voltage and ground must be considered, since either the preamplifier or the output buffer will reach its full-scale output (approximately $V_S - 0.2 \ V$ ) with large differential input voltages. The input of the AD8200 is limited to $(V_S - 0.2) \div 10$ , for overall gains $\le 10$ , since the preamplifier, with its fixed gain of $\times 10$ , reaches its full-scale output before the output buffer. For gains greater than 10, the swing at the buffer output reaches its full-scale first and limits the AD8200 input to $(V_S - 0.2) \div G$ , where G is the overall gain. #### **LOW-PASS FILTERING** In many transducer applications it is necessary to filter the signal to remove spurious high-frequency components, including noise, or to extract the mean value of a fluctuating signal with a peak-to-average ratio (PAR) greater than unity. For example, a full-wave rectified sinusoid has a PAR of 1.57, a raised cosine has a PAR of 2, and a half-wave sinusoid has a PAR of 3.14. Signals having large spikes may have PARs of 10 or more. When implementing a filter, the PAR should be considered so the output of the AD8200 preamplifier (A1) does not clip before A2, since this nonlinearity would be averaged and appear as an error at the output. To avoid this error, both amplifiers should be made to clip at the same time. This condition is achieved when the PAR, is no greater than the gain of the second amplifier (2 for the default configuration). For example, if a PAR of 5 is expected, the gain of A2 should be increased to 5. Low-pass filters can be implemented in several ways using the features provided by the AD8200. In the simplest case, a single-pole filter (20 dB/decade) is formed when the output of A1 is connected to the input of A2 via the internal 100 k $\Omega$ resistor by strapping Pins 3 and 4, and a capacitor added from this node to ground, as shown in Figure 8. If a resistor is added across the capacitor to lower the gain, the corner frequency will increase; it should be calculated using the parallel sum of the resistor and 100 k $\Omega$ . Figure 8. A Single-Pole, Low-Pass Filter Using the Internal 100 $k\Omega$ Resistor If the gain is raised using a resistor, as shown in Figure 8, the corner frequency is lowered by the same factor as the gain is raised. Thus, using a resistor of 200 k $\Omega$ (for which the gain would be doubled) the corner frequency is now 0.796 Hz- $\mu$ F, (0.039 $\mu$ F for a 20 Hz corner frequency.) Figure 9. 2-Pole Low-Pass Filter A 2-pole filter (with a roll-off of 40 dB/decade) can be implemented using the connections shown in Figure 9. This is a Sallen-Key form based on a $\times 2$ amplifier. It is useful to remember that a 2-pole filter with a corner frequency $f_2$ and a 1-pole filter with a corner at $f_1$ have the same attenuation at the frequency $(f_2{}^2/f_1)$ . The attenuation at that frequency is 40 Log $(f_2/f_1)$ . This is illustrated in Figure 10. Using the standard resistor value shown, and equal capacitors (Figure 9), the corner frequency is conveniently scaled at 1 Hz- $\mu F$ (0.05 $\mu F$ for a 20 Hz corner). A maximally flat response occurs when the resistor is lowered to 196 k $\Omega$ and the scaling is then 1.145 Hz- $\mu F$ . The output offset is raised by about 5 mV (equivalent to 250 $\mu V$ at the input pins). Figure 10. Comparative Responses of 1- and 2-Pole Low-Pass Filters #### AD8200 ## HIGH LINE CURRENT SENSING WITH LPF AND GAIN ADJUSTMENT Figure 11 is another refinement of Figure 1, including gain adjustment and low-pass filtering. Figure 11. High-Line Current Sensor Interface. Gain = ×40, Single-Pole. Low-Pass Filter A power device that is either 'ON' or 'OFF' controls the current in the load. The average current is proportional to the duty cycle of the input pulse, and is sensed by a small value resistor. The average differential voltage across the shunt is typically 100 mV, although its peak value will be higher by an amount that depends on the inductance of the load and the control frequency. The common-mode voltage, on the other hand, extends from roughly 1 V above ground, when the switch is 'ON,' to about 1.5 V above the battery voltage, when the device is 'OFF,' and the clamp diode conducts. If the maximum battery voltage spikes up to 20 V, the common-mode voltage at the input can be as high as 21.5 V. To produce a full-scale output of 4 V, a gain ×40 is used, adjustable by $\pm5\%$ to absorb the tolerance in the shunt. There is sufficient headroom to allow 10% overrange (to 4.4 V). The roughly triangular voltage across the sense resistor is averaged by a single-pole, low-pass filter, here set with a corner frequency = 3.6 Hz, which provides about 30 dB of attenuation at 100 Hz. A higher rate of attenuation can be obtained using a two-pole filter having $f_C$ = 20 Hz, as shown in Figure 12. Although this circuit uses two separate capacitors, the total capacitance is less than half that needed for the single-pole filter. Figure 12. Illustration of 2-Pole Low-Pass Filtering ## DRIVING CHARGE REDISTRIBUTION A/D CONVERTERS When driving CMOS ADCs, such as those embedded in popular microcontrollers, the charge injection ( $\Delta Q$ ) can cause a significant deflection in the output voltage of the AD8200. Though generally of short duration, this deflection may persist until after the sample period of the ADC has expired, due to the relatively high open-loop output impedance of the AD8200. Including an R-C network in the output can significantly reduce the effect. The capacitor helps to absorb the transient charge, effectively lowering the high-frequency output impedance of the AD8200. For these applications, the output signal should be taken from the midpoint of the $R_{LAG}$ - $C_{LAG}$ combination as shown in Figure 13. Since the perturbations from the analog-to-digital converter are small, the output impedance of the AD8200 will appear to be low. The transient response will, therefore, have a time constant governed by the product of the two LAG components, $C_{LAG}\times R_{LAG}$ . For the values shown in Figure 13, this time constant is programmed at approximately 10 $\mu s$ . Therefore, if samples are taken at several tens of microseconds or more, there will be negligible charge "stack-up." Figure 13. Recommended Circuit for Driving CMOS A/D #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). 8-Lead SOIC Package **(SO-8)** #### 0.1968 (5.00) 0.1890 (4.80) R R R 0.1574 (4.00) 0.2440 (6.20) 0.1497 (3.80) 0.2284 (5.80) Ā Ų **≠**∐ PIN 1 $\frac{0.0196 (0.50)}{0.0099 (0.25)} \times 45^{\circ}$ 0.0500 (1.27) BSC 0.0098 (0.25) 0.0688 (1.75) 0.0532 (1.35) 0.0040 (0.10) → <del>|</del> → 0.0192 (0.49) 0.0500 (1.27) 0.0098 (0.25) SEATING 0.0160 (0.41) PLANE 0.0138 (0.35) 0.0075 (0.19) -8- REV. 0