### High voltage high and low side driver

#### **Features**

- High voltage rail up to 600 V
- dV/dt immunity ±50 V/ns in full temperature range
- Driver current capability:
  - 290 mA source,
  - 430 mA sink
- Switching times 75/35 ns rise/fall with 1 nF load
- 3.3 V, 5 V TTL/CMOS input comparators with hysteresis
- Integrated bootstrap diode
- Fixed 320 ns dead-time
- Interlocking function
- Compact and simplified layout
- Bill of material reduction
- Flexible, easy and fast design

### **Applications**

Motor driver for home appliances, factory automation, industrial drives and fans.



### **Description**

The L6398 is a high-voltage device manufactured with the BCD "OFF-LINE" technology. It is a single chip half-bridge gate driver for N-channel power MOSFET or IGBT.

The high side (floating) section is designed to stand a voltage rail up to 600 V. The logic inputs are CMOS/TTL compatible down to 3.3 V for easy interfacing microcontroller/DSP.

Table 1. Device summary

| Order codes | Package | Packaging     |
|-------------|---------|---------------|
| L6398N      | DIP-8   | Tube          |
| L6398D      | SO-8    | Tube          |
| L6398DTR    | SO-8    | Tape and reel |

April 2011 Doc ID 18199 Rev 3 1/16

Contents L6398

## **Contents**

| 1  | Bloc  | Block diagram                    |     |  |  |  |  |
|----|-------|----------------------------------|-----|--|--|--|--|
| 2  | Pin o | Pin connection                   |     |  |  |  |  |
| 3  | Truth | h table                          | . 5 |  |  |  |  |
| 4  | Elec  | trical data                      | . 6 |  |  |  |  |
|    | 4.1   | Absolute maximum ratings         | . 6 |  |  |  |  |
|    | 4.2   | Thermal data                     | . 6 |  |  |  |  |
|    | 4.3   | Recommended operating conditions | . 6 |  |  |  |  |
| 5  | Elec  | trical characteristics           | . 7 |  |  |  |  |
|    | 5.1   | AC operation                     | . 7 |  |  |  |  |
|    | 5.2   | DC operation                     | . 8 |  |  |  |  |
| 6  | Wave  | eforms definitions               | . 9 |  |  |  |  |
| 7  | Турі  | cal application diagram          | 10  |  |  |  |  |
| 8  | Boot  | tstrap driver                    | 11  |  |  |  |  |
|    | 8.1   | CBOOT selection and charging     | 11  |  |  |  |  |
| 9  | Pack  | kage mechanical data             | 13  |  |  |  |  |
| 10 | Revi  | sion history                     | 15  |  |  |  |  |



L6398 Block diagram

## 1 Block diagram

Figure 1. Block diagram



Pin connection L6398

## 2 Pin connection

Figure 2. Pin connection (top view)



Table 2. Pin description

| Pin n # | Pin name           | Туре | Function                                   |  |
|---------|--------------------|------|--------------------------------------------|--|
| 1       | LIN                | I    | Low side driver logic input (active low)   |  |
| 2       | HIN                | I    | High side driver logic input (active high) |  |
| 3       | VCC                | Р    | Lower section supply voltage               |  |
| 4       | GND                | Р    | Ground                                     |  |
| 5       | LVG <sup>(1)</sup> | 0    | Low side driver output                     |  |
| 6       | OUT                | Р    | High side (floating) common voltage        |  |
| 7       | HVG <sup>(1)</sup> | 0    | High side driver output                    |  |
| 8       | BOOT               | Р    | Bootstrapped supply voltage                |  |

<sup>1.</sup> The circuit guarantees less than 1 V on the LVG and HVG pins (@ Isink = 10 mA), with  $V_{CC} > 3$  V. This allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFET normally used to hold the pin low.

57

L6398 Truth table

## 3 Truth table

Table 3. Truth table

| In  | put | Output |     |  |
|-----|-----|--------|-----|--|
| LIN | HIN | LVG    | HVG |  |
| Н   | L   | L      | L   |  |
| L   | Н   | L      | L   |  |
| L   | L   | Н      | L   |  |
| Н   | Н   | L      | Н   |  |

Electrical data

#### 4 Electrical data

### 4.1 Absolute maximum ratings

Table 4. Absolute maximum rating

| Cumbal                | Dovernator                                       | Va                     | 11                      |      |
|-----------------------|--------------------------------------------------|------------------------|-------------------------|------|
| Symbol                | Parameter                                        | Min                    | Max                     | Unit |
| V <sub>cc</sub>       | Supply voltage                                   | -0.3                   | 21                      | V    |
| V <sub>out</sub>      | Output voltage                                   | V <sub>boot</sub> - 21 | V <sub>boot</sub> + 0.3 | V    |
| V <sub>boot</sub>     | Bootstrap voltage                                | -0.3                   | 620                     | V    |
| V <sub>hvg</sub>      | High side gate output voltage                    | V <sub>out</sub> - 0.3 | V <sub>boot</sub> + 0.3 | V    |
| V <sub>Ivg</sub>      | Low side gate output voltage                     | -0.3                   | V <sub>cc</sub> + 0.3   | V    |
| V <sub>i</sub>        | Logic input voltage                              | -0.3                   | 15                      | V    |
| dV <sub>out</sub> /dt | Allowed output slew rate                         |                        | 50                      | V/ns |
| P <sub>tot</sub>      | Total power dissipation (T <sub>A</sub> = 25 °C) |                        | 800                     | mW   |
| TJ                    | Junction temperature                             |                        | 150                     | °C   |
| T <sub>stg</sub>      | Storage temperature                              | -50                    | 150                     | °C   |

Note: ESD immunity for pins 6, 7 and 8 is guaranteed up to 1 kV (human body model)

#### 4.2 Thermal data

Table 5. Thermal data

| Symbol              | Parameter                              | SO-8 | DIP-8 | Unit |
|---------------------|----------------------------------------|------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient | 150  | 100   | °C/W |

## 4.3 Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol              | Pin | Parameter               | Test condition                      | Min                 | Max | Unit |
|---------------------|-----|-------------------------|-------------------------------------|---------------------|-----|------|
| V <sub>cc</sub>     | 3   | Supply voltage          |                                     | 10                  | 20  | V    |
| V <sub>BO</sub> (1) | 8-6 | Floating supply voltage |                                     | 9.8                 | 20  | V    |
| V <sub>out</sub>    | 6   | Output voltage          |                                     | - 11 <sup>(2)</sup> | 580 | ٧    |
| f <sub>sw</sub>     |     | Switching frequency     | HVG, LVG load C <sub>L</sub> = 1 nF |                     | 800 | kHz  |
| T <sub>J</sub>      |     | Junction temperature    |                                     | -40                 | 125 | °C   |

<sup>1.</sup>  $V_{BO} = V_{boot} - V_{out}$ 

<sup>2.</sup> LVG off. Vcc = 10 V Logic is operational if  $V_{boot} > 5 V$ 

## 5 Electrical characteristics

## 5.1 AC operation

Table 7. AC operation electrical characteristics ( $V_{CC} = 15 \text{ V}; T_J = +25 ^{\circ}\text{C}$ )

| Symbol           | Pin        | Parameter                                       | Test condition                                                                 | Min | Тур | Max | Unit |
|------------------|------------|-------------------------------------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>on</sub>  | 1, 2       | High/low side driver turn-on propagation delay  | $V_{out} = 0 V$<br>$V_{boot} = Vcc$                                            | 50  | 125 | 200 | ns   |
| t <sub>off</sub> | vs<br>5, 7 | High/low side driver turn-off propagation delay | $C_L = 1 \text{ nF}$<br>$V_{IN} = 0 \text{ to } 3.3 \text{ V}$<br>See Figure 3 | 50  | 125 | 200 | ns   |
| DT               |            | Dead time <sup>(1)</sup>                        | C <sub>L</sub> = 1 nF                                                          | 225 | 320 | 415 | ns   |
| t <sub>r</sub>   | 5, 7       | Rise time                                       | C <sub>L</sub> = 1 nF                                                          |     | 75  | 120 | ns   |
| t <sub>f</sub>   | 5, 7       | Fall time                                       | C <sub>L</sub> = 1 nF                                                          |     | 35  | 70  | ns   |

<sup>1.</sup> See Figure 4 on page 9.





Electrical characteristics L6398

### 5.2 DC operation

Table 8. DC operation electrical characteristics ( $V_{CC} = 15 \text{ V}; T_J = +25 ^{\circ}\text{C}$ )

| Symbol                | Pin     | Parameter                                      | Test condition                                                                                | Min  | Тур | Max | Unit |
|-----------------------|---------|------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>cc_hys</sub>   |         | V <sub>cc</sub> UV hysteresis                  |                                                                                               | 1.2  | 1.5 | 1.8 | V    |
| V <sub>cc_thON</sub>  |         | V <sub>cc</sub> UV turn ON threshold           |                                                                                               | 9    | 9.5 | 10  | V    |
| V <sub>cc_thOFF</sub> |         | V <sub>cc</sub> UV turn OFF threshold          |                                                                                               | 7.6  | 8   | 8.4 | V    |
| I <sub>qccu</sub>     | 3       | Undervoltage quiescent supply current          | $\frac{V_{cc}}{LIN} = 7 \text{ V}$ $\overline{LIN} = 5 \text{ V}; \text{ HIN} = \text{GND};$  |      | 90  | 150 | μА   |
| I <sub>qcc</sub>      |         | Quiescent current                              | $\frac{V_{cc}}{LIN} = 15 \text{ V}$ $\overline{LIN} = 5 \text{ V}; \text{ HIN} = \text{GND};$ |      | 380 | 440 | μА   |
| Bootstrapp            | ed sup  | ply voltage section <sup>(1)</sup>             |                                                                                               |      |     |     |      |
| V <sub>BO_hys</sub>   |         | V <sub>BO</sub> UV hysteresis                  |                                                                                               | 0.8  | 1   | 1.2 | V    |
| V <sub>BO_thON</sub>  |         | V <sub>BO</sub> UV turn ON threshold           |                                                                                               | 8.2  | 9   | 9.8 | V    |
| V <sub>BO_thOFF</sub> | 8       | V <sub>BO</sub> UV turn OFF threshold          |                                                                                               | 7.3  | 8   | 8.7 | V    |
| I <sub>QBOU</sub>     |         | Undervoltage V <sub>BO</sub> quiescent current | V <sub>BO</sub> = 7 V, <del>LIN</del> = HIN = 5V                                              |      | 30  | 60  | μΑ   |
| I <sub>QBO</sub>      |         | V <sub>BO</sub> quiescent current              | $V_{BO} = 15 \text{ V}, \overline{\text{LIN}} = \text{HIN} = 5 \text{V}$                      |      | 190 | 240 | μА   |
| $I_{LK}$              |         | High voltage leakage current                   | $V_{hvg} = V_{out} = V_{boot} = 600 \text{ V}$                                                |      |     | 10  | μА   |
| R <sub>DS(on)</sub>   |         | Bootstrap driver on resistance                 | LVG ON                                                                                        |      | 120 |     | Ω    |
| Driving buf           | fers se | ction                                          |                                                                                               |      |     |     |      |
| I <sub>so</sub>       | 5,      | High/low side source short circuit current     | $V_{IN} = V_{ih} (t_p < 10 \ \mu s)$                                                          | 200  | 290 |     | mA   |
| I <sub>si</sub>       | 7       | High/low side sink short circuit current       | $V_{IN} = V_{il} (t_p < 10 \mu s)$                                                            | 250  | 430 |     | mA   |
| Logic input           | s       |                                                |                                                                                               |      |     |     |      |
| V <sub>il</sub>       |         | Low logic level voltage                        |                                                                                               |      |     | 0.8 | V    |
| V <sub>ih</sub>       | 1, 2    | High logic level voltage                       |                                                                                               | 2.25 |     |     | V    |
| $V_{il\_S}$           | 1, 2    | Single input voltage                           | LIN and HIN connected together and floating                                                   |      |     | 0.8 | ٧    |
| I <sub>HINh</sub>     | 2       | HIN logic "1" input bias current               | HIN = 15 V                                                                                    | 110  | 175 | 260 | μА   |
| I <sub>HINI</sub>     |         | HIN logic "0" input bias current               | HIN = 0 V                                                                                     |      |     | 1   | μА   |
| I <sub>LINI</sub>     | . 1     | LIN logic "0" input bias current               | LIN = 0 V                                                                                     | 3    | 6   | 20  | μА   |
| I <sub>LINh</sub>     | '       | LIN logic "1" input bias current               | <u>LIN</u> = 15 V                                                                             |      |     | 1   | μА   |

<sup>1.</sup>  $V_{BO} = V_{boot} - V_{out}$ 

<sup>2.</sup>  $R_{DSON}$  is tested in the following way:  $R_{DSON} = [(V_{CC} - V_{CBOOT1}) - (V_{CC} - V_{CBOOT2})] / [I_1(V_{CC}, V_{CBOOT1}) - I_2(V_{CC}, V_{CBOOT2})]$  where  $I_1$  is pin 8 current when  $V_{CBOOT} = V_{CBOOT1}, I_2$  when  $V_{CBOOT} = V_{CBOOT2}$ .

L6398 Waveforms definitions

### **6** Waveforms definitions



# 7 Typical application diagram

Figure 5. Application diagram



L6398 Bootstrap driver

### 8 Bootstrap driver

A bootstrap circuitry is needed to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode (*Figure 6*). In the L6398 a patented integrated structure replaces the external diode. It is realized by a high voltage DMOS, driven synchronously with the low side driver (LVG), with diode in series, as shown in *Figure 7*. An internal charge pump (*Figure 7*) provides the DMOS driving voltage.

#### 8.1 C<sub>BOOT</sub> selection and charging

To choose the proper  $C_{BOOT}$  value the external MOS can be seen as an equivalent capacitor. This capacitor  $C_{FXT}$  is related to the MOS total gate charge:

#### **Equation 1**

$$C_{EXT} = \frac{Q_{gate}}{V_{gate}}$$

The ratio between the capacitors  $C_{\text{EXT}}$  and  $C_{\text{BOOT}}$  is proportional to the cyclical voltage loss. It has to be:

#### **Equation 2**

e.g.: if  $Q_{gate}$  is 30 nC and  $V_{gate}$  is 10 V,  $C_{EXT}$  is 3 nF. With  $C_{BOOT}$  = 100 nF the drop would be 300 mV

If HVG has to be supplied for a long time, the  $C_{BOOT}$  selection has to take into account also the leakage and quiescent losses.

e.g.: HVG steady state consumption is lower than 190  $\mu$ A, so if HVG T<sub>ON</sub> is 5 ms, C<sub>BOOT</sub> has to supply 1  $\mu$ C to C<sub>EXT</sub>. This charge on a 1  $\mu$ F capacitor means a voltage drop of 1V.

The internal bootstrap driver gives a great advantage: the external fast recovery diode can be avoided (it usually has great leakage current).

This structure can work only if  $V_{OUT}$  is close to GND (or lower) and in the meanwhile the LVG is on. The charging time ( $T_{charge}$ ) of the  $C_{BOOT}$  is the time in which both conditions are fulfilled and it has to be long enough to charge the capacitor.

The bootstrap driver introduces a voltage drop due to the DMOS  $R_{DSon}$  (typical value: 120  $\Omega$ ). At low frequency this drop can be neglected. Anyway increasing the frequency it must be taken in to account.

The following equation is useful to compute the drop on the bootstrap DMOS:

#### **Equation 3**

$$V_{drop} = I_{charge}R_{dson} \rightarrow V_{drop} = \frac{Q_{gate}}{T_{charge}}R_{dson}$$

577

Doc ID 18199 Rev 3

11/16

Bootstrap driver L6398

where  $Q_{gate}$  is the gate charge of the external power MOS,  $R_{dson}$  is the on resistance of the bootstrap DMOS and  $T_{charge}$  is the charging time of the bootstrap capacitor.

For example: using a power MOS with a total gate charge of 30nC the drop on the bootstrap DMOS is about 1 V, if the  $T_{charge}$  is 5  $\mu s$ . In fact:

#### **Equation 4**

$$V_{drop} = \frac{30nC}{5\mu s} \cdot 120\Omega \sim 0.7V$$

 $V_{drop}$  has to be taken into account when the voltage drop on  $C_{BOOT}$  is calculated: if this drop is too high, or the circuit topology doesn't allow a sufficient charging time, an external diode can be used.

Figure 6. Bootstrap driver with high voltage fast recovery diode



Figure 7. Bootstrap driver with internal charge pump



#### 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.

Table 9. **DIP-8** mechanical data

| Dim.   | mm.   |      |       | inch  |       |       |
|--------|-------|------|-------|-------|-------|-------|
| Dilli. | Min   | Тур  | Max   | Min   | Тур   | Max   |
| Α      |       | 3.32 |       |       | 0.131 |       |
|        |       |      |       |       |       |       |
| a1     | 0.51  |      |       | 0.020 |       |       |
| В      | 1.15  |      | 1.65  | 0.045 |       | 0.065 |
| b      | 0.356 |      | 0.55  | 0.014 |       | 0.022 |
| b1     | 0.204 |      | 0.304 | 0.008 |       | 0.012 |
| D      |       |      | 10.92 |       |       | 0.430 |
| Е      | 7.95  |      | 9.75  | 0.313 |       | 0.384 |
| е      |       | 2.54 |       |       | 0.100 |       |
| e3     |       | 7.62 |       |       | 0.300 |       |
| e4     |       | 7.62 |       |       | 0.300 |       |
| F      |       |      | 6.6   |       |       | 0.260 |
| I      |       |      | 5.08  |       |       | 0.200 |
| L      | 3.18  |      | 3.81  | 0.125 |       | 0.150 |
| Z      |       |      | 1.52  |       |       | 0.060 |

e4 D

Figure 8. **Package dimensions** 

577

Doc ID 18199 Rev 3

13/16

Table 1. SO-8 mechanical data

| Dim.   |      | mm.  |            | inch      |       |       |
|--------|------|------|------------|-----------|-------|-------|
| Dilli. | Min  | Тур  | Max        | Min       | Тур   | Max   |
| Α      | 1.35 |      | 1.75       | 0.053     |       | 0.069 |
|        |      |      |            |           |       |       |
| A1     | 0.10 |      | 0.25       | 0.004     |       | 0.010 |
| A2     | 1.10 |      | 1.65       | 0.043     |       | 0.065 |
| В      | 0.33 |      | 0.51       | 0.013     |       | 0.020 |
| С      | 0.19 |      | 0.25       | 0.007     |       | 0.010 |
| D (1)  | 4.80 |      | 5.00       | 0.189     |       | 0.197 |
| Е      | 3.80 |      | 4.00       | 0.15      |       | 0.157 |
| е      |      | 1.27 |            |           | 0.050 |       |
| Н      | 5.80 |      | 6.20       | 0.228     |       | 0.244 |
| h      | 0.25 |      | 0.50       | 0.010     |       | 0.020 |
| L      | 0.40 |      | 1.27       | 0.016     |       | 0.050 |
| k      |      |      | 0° (min.), | 8° (max.) |       |       |
| ddd    |      |      | 0.10       |           |       | 0.004 |

Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side).

Figure 9. Package dimensions



**\_\_\_\_\_\_** 

L6398 Revision history

# 10 Revision history

Table 10. Document revision history

| Date        | Revision | Changes           |
|-------------|----------|-------------------|
| 14-Dec-2010 | 1        | First release.    |
| 16-Feb-2011 | 2        | Updated Table 8.  |
| 01-Apr-2011 | 3        | Typo in coverpage |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

