# Fixed Current-Limiting Power-Distribution Switches The NCP382 is a single input dual outputs high side power–distribution switch designed for applications where heavy capacitive loads and short–circuits are likely to be encountered. The device includes an integrated 80 m $\Omega$ , P–channel MOSFET. The device limits the output current to a desired level by switching into a constant–current mode when the output load exceeds the current–limit threshold or a short is present. The current–limit threshold is internally fixed. The power–switches rise and fall times are controlled to minimize current ringing during switching. The FLAG logic output asserts low during overcurrent or overtemperature conditions. The switch is controlled by a logic enable input active high or low. #### **Features** - 2.5 V 5.5 V Operating Range - 80 mΩ High-Side MOSFET - Current Limit: Fixed 500 mA, 1 A and 1.5 A - Undervoltage Lock-Out (UVLO) - Soft-Start Prevents Inrush Current - Thermal Protection - Soft Turn-Off - Enable Active High or Low (EN or EN) - Compliance to IEC61000-4-2 (Level 4) - ♦ 8.0 kV (Contact) - 15 kV (Air) - UL Certified E343275 - These are Pb-Free Devices # **Typical Applications** - Laptops - USB Ports/Hubs - TVs # ON Semiconductor® http://onsemi.com # MARKING DIAGRAMS DFN8 3x3 SOIC-8 NB CASE 751 XXXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. Figure 1. Typical Application Circuit Figure 2. Pin Connections # PIN FUNCTION DESCRIPTION | Pin Name | Type | Description | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN1 | - 1 | Enable 1 input, logic low/high (i.e. $\overline{\text{EN}}$ or $\overline{\text{EN}}$ ) turns on power switch. | | EN2 | - 1 | Enable 2 input, logic low/high (i.e. $\overline{\text{EN}}$ or $\overline{\text{EN}}$ ) turns on power switch. | | GND | Р | Ground connection. | | IN | Р | Power–switch input voltage; connect a 1 $\mu F$ or greater ceramic capacitor from IN to GND as close as possible to the IC. | | FLAG1 | 0 | Active-low open-drain output 1, asserted during overcurrent or overtemperature conditions. Connect a 10 k $\Omega$ or greater resistor pull-up, otherwise leave unconnected. | | FLAG2 | 0 | Active-low open-drain output 2, asserted during overcurrent or overtemperature conditions. Connect a 10 k $\Omega$ or greater resistor pull-up, otherwise leave unconnected. | | OUT1 | 0 | Power–switch output1; connect a 1 $\mu$ F ceramic capacitor from OUT1 to GND, as close as possible to the IC. This minimum value is recommended for USB requirement in terms of load transient response and strong short circuits. | | OUT2 | 0 | Power–switch output2; connect a 1 $\mu$ F ceramic capacitor from OUT2 to GND, as close as possible to the IC. This minimum value is recommended for USB requirement in terms of load transient response and strong short circuits. | #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|------| | From IN to OUT1, From IN to OUT2 Supply Voltage (Note 1) | V <sub>IN</sub> , V <sub>OUT1</sub> ,V <sub>OUT2</sub> | -7.0 to +7.0 | V | | IN, OUT1,OUT2, EN1, EN2, FLAG1, FLAG2 (Note 1) | V <sub>IN</sub> , V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>EN1</sub> , V <sub>EN2</sub> , V <sub>FLAG1</sub> , V <sub>FLAG2</sub> | -0.3 to +7.0 | V | | FLAG1, FLAG2 sink current | I <sub>SINK</sub> | 1.0 | mA | | ESD Withstand Voltage (IEC 61000–4–2) (output only, when bypassed with 1.0 $\mu$ F capacitor minimum) | ESD IEC | 15 Air, 8 contact | kV | | Human Body Model (HBM) ESD Rating are (Note 2) | ESD HBM | 2000 | V | | Machine Model (MM) ESD Rating are (Note 2) | ESD MM | 200 | V | | Latch-up protection (Note 3) - Pins IN, OUT1, OUT2, FLAG1, FLAG2 - EN1, EN2 | LU | 100 | mA | | Maximum Junction Temperature (Note 4) | TJ | -40 to + TSD | °C | | Storage Temperature Range | T <sub>STG</sub> | -40 to + 150 | °C | | Moisture Sensitivity (Note 5) | MSL | Level 1 | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. According to JEDEC standard JESD22–A108. - According to JEDEC standard JESD22-A108. This device series contains ESD protection and passes the following tests: Human Body Model (HBM) +/-2.0 kV per JEDEC standard: JESD22-A114 for all pins. Machine Model (MM) +/-200 V per JEDEC standard: JESD22-A115 for all pins. Latch up Current Maximum Rating: ± 100 mA per JEDEC standard: JESD78 class II. - 4. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation. - 5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020. ### **OPERATING CONDITIONS** | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|--------------------------------------------------------|------------------------|--------------------------------------------------------------|-----|-----|------|------| | V <sub>IN</sub> | Operational Power Supply | | | | | 5.5 | V | | $V_{ENX}$ | Enable Voltage | | | 0 | | 5.5 | | | T <sub>A</sub> | Ambient Temperature Range | | | -40 | 25 | +85 | °C | | I <sub>SINK</sub> | FLAG sink current | | | | | 1 | mA | | C <sub>IN</sub> | Decoupling input capacitor | | | | | | μF | | C <sub>OUTX</sub> | Decoupling output capacitor | | USB port per Hub | | | | μF | | $R_{\theta JA}$ | Thermal Resistance Junction-to-Air | DFN-8 | DFN-8 package (Notes 6 and 7) SOIC-8 package (Notes 6 and 7) | | 140 | | °C/W | | | | SOIC-8 | | | 210 | | °C/W | | TJ | Junction Temperature Range | | | -40 | 25 | +125 | °C | | I <sub>OUTX</sub> | TX Recommended Maximum DC DFN-8 package SOIC-8 package | | DFN-8 package | | | 1.5 | Α | | | | | SOIC-8 package | | | 1 | Α | | $P_{D}$ | Power Dissipation Rating (Note 8) | $T_A \leq 25^{\circ}C$ | DFN-8 package | 850 | | | mW | | | | • | SOIC-8 package | 570 | | | mW | | | | T <sub>A</sub> = 85°C | DFN-8 package | 428 | | | mW | | | | , | SOIC-8 package | 285 | | | mW | 6. A thermal shutdown protection avoids irreversible damage on the device due to power dissipation. 7. The R<sub>θJA</sub> is dependent of the PCB heat dissipation. Announced thermal resistance is the unless PCB dissipation and can be improve with final PCB layout. final PCB layout. 8. The maximum power dissipation (P<sub>D</sub>) is given by the following formula: $P_D = \frac{T_{JMAX} - T_A}{R_{\theta JA}}$ $$P_{D} = \frac{T_{JMAX} - T_{A}}{R_{OJA}}$$ **ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for $T_A$ between $-40^{\circ}C$ to $+85^{\circ}C$ and $T_J$ up to $+125^{\circ}C$ for $V_{IN}$ between 2.5 V to 5.5 V (Unless otherwise noted). Typical values are referenced to $T_A$ = + 25°C and $V_{IN}$ = 5 V. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------|------|------|------------|------------------------------------------------| | POWER S | SWITCH | | | | | | | | R <sub>DS(on)</sub> | Static drain-source on-state resistance | T <sub>J</sub> = 25 | °C, V <sub>IN</sub> = 3.6 V to 5 V | | 80 | 110 | mΩ | | | | V <sub>IN</sub> = 5 V | -40°C < T <sub>J</sub> < 125°C | | | 140 | 1 | | T <sub>R</sub> | Output rise time | V <sub>IN</sub> = 5 V | C <sub>LOAD</sub> = 1 μF, | 0.3 | 1.0 | 1.5 | ms | | | | V <sub>IN</sub> = 2.5 V | $R_{LOAD} = 100 \Omega$ (Note 9) | 0.2 | 0.65 | 1.0 | 1 | | T <sub>F</sub> | Output fall time | V <sub>IN</sub> = 5 V | | 0.1 | | 0.5 | 1 | | | | V <sub>IN</sub> = 2.5 V | | 0.1 | | 0.5 | 1 | | ENABLE | INPUT ENx OR ENx | • | | | | | | | V <sub>IH</sub> | High-level input voltage | | | 1.2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | | 0.4 | V | | I <sub>ENx</sub> | Input current | V <sub>EN</sub> | <sub>x</sub> = 0 V, V <sub>ENx</sub> = 5 V | -0.5 | | 0.5 | μΑ | | T <sub>ON</sub> | Turn on time | C <sub>LOAD</sub> = 1 μ | F, R <sub>LOAD</sub> = 100 Ω (Note 9) | 1.0 | | 3.0 | ms | | T <sub>OFF</sub> | Turn off time | | | 1.0 | | 3.0 | ms | | CURREN | T LIMIT | • | | | | | | | I <sub>OCP</sub> | Current-limit threshold (Maximum DC | V <sub>IN</sub> | = 5 V, Fixed 0.5 A | 0.5 | 0.6 | 0.7 | Α | | | output current I <sub>OUTX</sub> delivered to load) | V <sub>IN</sub> | = 5 V, Fixed 1.0 A | 1.0 | 1.2 | 1.4 | 1 | | | | V <sub>IN</sub> | = 5 V, Fixed 1.5 A | 1.5 | 1.75 | 2.0 | 1 | | T <sub>DET</sub> | Response time to short circuit | | V <sub>IN</sub> = 5 V | | 2.0 | | μS | | T <sub>REG</sub> | Regulation time | | | 2.0 | 3.0 | 4.0 | ms | | T <sub>OCP</sub> | Over current protection time | | 14 | 20 | 26 | ms | | | | DLTAGE LOCKOUT | | | | | | | | V <sub>UVLO</sub> | IN pin low-level input voltage | | V <sub>IN</sub> rising | 2.0 | 2.35 | 2.5 | V | | V <sub>HYST</sub> | IN pin hysteresis | | T <sub>J</sub> = 25°C | 25 | 40 | 60 | mV | | T <sub>RUVLO</sub> | Re-arming Time | | V <sub>IN</sub> rising | 5.0 | 10 | 15 | ms | | SUPPLY ( | CURRENT | • | | | | | <u>, </u> | | I <sub>INOFF</sub> | Low-level output supply current | V <sub>IN</sub> = 5 V, No<br>V <sub>ENX</sub> | load on OUTX, Device OFF<br>= 0 V or V <sub>ENX</sub> = 5 V | | 2.0 | 3.0 | μА | | I <sub>INON</sub> | High-level output supply current | 0.5 A | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 85°C | | | 95<br>100 | μΑ | | | | 1 and 1.5 A | T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 85°C | | | 115<br>125 | | | I <sub>REV</sub> | Reverse leakage current | V <sub>OUTX</sub> = 5 V,<br>V <sub>IN</sub> = 0 V | T <sub>J</sub> = 25°C | | 1.0 | 2.0 | μΑ | | FLAG PIN | | • | | | • | 8 | | | V <sub>OL</sub> | FLAGX output low voltage | I <sub>FLAGX</sub> = 1 mA | | | | 400 | mV | | I <sub>LEAK</sub> | Off-state leakage | V <sub>FLAGX</sub> = 5 V | | | 0.02 | 1 | μΑ | | T <sub>FLG</sub> | FLAGX deglitch | FLAGX de-assertion time due to overcurrent | | 4 | 6 | 9 | ms | | T <sub>FOCP</sub> | FLAGX deglitch | FLAGX assertion due to overcurrent | | 6 | 8 | 12 | ms | | THERMAI | L SHUTDOWN | | | • | - | - | - | | T <sub>SD</sub> | Thermal shutdown threshold | | | | 140 | | °C | | T <sub>SDOCP</sub> | Thermal regulation threshold | | | | 125 | | °C | | T <sub>RSD</sub> | Thermal regulation rearming threshold | | | | 115 | | °C | <sup>9.</sup> Parameters are guaranteed for $C_{LOAD}$ and $R_{LOAD}$ connected to the OUTX pin with respect to the ground. 10. DFN package only. 11. Guaranteed by characterization. Figure 3. Test Configuration Figure 4. Voltage Waveform # **BLOCK DIAGRAM** Figure 5. Block Diagram #### **FUNCTIONAL DESCRIPTION** #### Overview The NCP382 is a dual high side power distribution switches designed to protect the input supply voltage in case of heavy capacitive loads, short circuit or over current. In addition, the high side MOSFETs are turned off during undervoltage or thermal shutdown condition. Thanks to the soft start circuitry, NCP382 is able to limit large current and voltage surges. #### **Overcurrent Protection** NCP382 switches into a constant current regulation mode when the output current is above the $I_{OCP}$ threshold. Depending on the load, the output voltage is decreased accordingly. In case of hot plug with heavy capacitive load, the output voltage is brought down to the capacitor voltage. The NCP382 will limit the current to the I<sub>OCP</sub> threshold value until the charge of the capacitor is completed. Figure 6. Heavy Capacitive Load In case of overload, the current is limited to the I<sub>OCP</sub> value and the voltage value is reduced according to the load by the following relation: $$V_{OUTX} = R_{LOAD2} \times I_{OCP}$$ (eq. 1) Figure 7. Overload In case of short circuit or huge load, the current is limited to the I<sub>OCP</sub> value within T<sub>DET</sub> time until the short condition is removed. If the output remains shorted or tied to a very low voltage, the junction temperature of the chip exceeds T<sub>SDOCP</sub> value and the device enters in thermal shutdown (MOSFET is turned-off). Figure 8. Short-Circuit Then, the device enters in timer regulation mode, described in 2 phases: - Off-phase: Power MOSFET is off during T<sub>OCP</sub> to allow the die temperature to drop. - On-phase: regulation current mode during T<sub>REG</sub>. The current is regulated to the I<sub>OCP</sub> level. The timer regulation mode allows the device to handle high thermal dissipation (in case of short circuit for example) within temperature operating condition. NCP382 stays in on-phase/off-phase loop until the over current condition is removed or enable pin is toggled. **Remark:** other regulation modes can be available for different applications. Please contact our On Semiconductor representative for availability. # FLAG Indicator The FLAG pin is an open-drain MOSFET asserted low during overcurrent or overtemperature conditions. When an overcurrent fault is detected on the power path, FLAG pin is asserted low at the end of the associate deglitch time (TFOCP). Thanks to this feature, the FLAG pin is not tied low during the charge of a heavy capacitive load or a voltage transient on output. The FLAG pin remains low until the fault is removed. Then, the FLAG pin goes high at the end of T<sub>FGL</sub>. ### Undervoltage Lock-out Thanks to a built–in under voltage lockout (UVLO) circuitry, the output remains disconnected from input until $V_{\rm IN}$ voltage is above $V_{\rm UVLO}$ . This circuit has a $V_{\rm HYST}$ hysteresis witch provides noise immunity to transient condition. ## **Thermal Sense** Thermal shutdown turns off the power MOSFET if the die temperature exceeds $T_{SD}$ . A built-in hysteresis prevents the part from turning on until the die temperature cools at TRSD. #### **Enable Input** Enable pin must be driven by a logic signal (CMOS or TTL compatible) or connected to the GND or VIN. A logic low on $\overline{ENX}$ or high on ENX turns—on the device. A logic high on $\overline{ENX}$ or low on ENX turns off device and reduces the current consumption down to $I_{INOFF}$ . ## **Blocking Control** The blocking control circuitry switches the bulk of the power MOS. When the part is off, the body diode limits the leakage current $I_{REV}$ from OUTX to IN. In this mode, anode of the body diode is connected to IN pin and cathode is connected to OUTX pin. In operating condition, anode of the body diode is connected to OUTX pin and cathode is connected to IN pin preventing the discharge of the power supply. # **APPLICATION INFORMATION** #### **Power Dissipation** The junction temperature of the device depends on different contributing factors such as board layout, ambient temperature, device environment, etc... Yet, the main contributor in term of junction temperature is the power dissipation of the power MOSFET. Assuming this, the power dissipation and the junction temperature in normal mode can be calculated with the following equations: $$P_D = R_{DS(on)} \times \left( \left( I_{OUT1} \right)^2 + \left( I_{OUT2} \right)^2 \right)$$ (eq. 2) $P_D$ = Power dissipation (W) $R_{DS(on)}$ = Power MOSFET on resistance ( $\Omega$ ) $I_{OUTx}$ = Output current in channel X (A) $T_{.I} = P_D \times R_{\theta,JA} + T_A \qquad (eq. 3)$ $T_J$ = Junction temperature (°C) $R_{\theta JA}$ = Package thermal resistance (°C/W) $T_A$ = Ambient temperature (°C) Power dissipation in regulation mode can be calculated by taking into account the drop $V_{IN}$ – $V_{OUTX}$ link to the load by the following relation: $$P_{D} = ((V_{IN} - R_{LOAD1} \times I_{OCP}) + (V_{IN} - R_{LOAD2} \times I_{OCP}))$$ $$\times I_{OCP}$$ (eq. 4) $P_D$ = Power dissipation (W) $V_{IN}$ = Input Voltage (V) $R_{LOADX}$ = Load Resistance on channel $X(\Omega)$ $I_{OCP}$ = Output regulated current (A) #### **PCB Recommendations** The NCP382 integrates two PMOS FET rated up to 1.5 A, and the PCB design rules must be respected to properly evacuate the heat out of the silicon. The DFN8 PAD1 must be connected to ground plane to increase the heat transfer if necessary. Of course, in any case, this pad must not connect to any other potential. By increasing PCB area, the $R_{\theta JA}$ of the package can be decreased, allowing higher current. Figure 9. USB Host Typical Application # **ORDERING INFORMATION** | Device | Marking | Active<br>Enable<br>Level | Over<br>Current<br>Limit | Evaluation Board | Package | Shipping <sup>†</sup> | |------------------|------------|---------------------------|--------------------------|------------------|-----------|-----------------------| | NCP382LMN05AATXG | 382<br>L05 | ENx Low | 0.5A | | | | | NCP382LMN10AATXG | 382<br>L10 | ENx Low | 1A | | | 3000 /<br>Tape / Reel | | NCP382LMN15AATXG | 382<br>L15 | ENx Low | 1.5A | | DFN8* | | | NCP382HMN05AATXG | 382<br>H05 | ENx High | 0.5A | | (Pb-Free) | | | NCP382HMN10AATXG | 382<br>H10 | ENx High | 1A | | | | | NCP382HMN15AATXG | 382<br>H15 | ENx High | 1.5A | | | | | NCP382LD05AAR2G | 382L05 | ENx Low | 0.5A | NCP382LD05AAGEVB | | | | NCP382LD10AAR2G | 382L10 | ENx Low | 1A | NCP382LD10AAGEVB | | 2500 / | | NCP382LD15AAR2G | 382L15 | ENx Low | 1.5A | NCP382LD15AAGEVB | SOIC-8 | | | NCP382HD05AAR2G | 382H05 | ENx High | 0.5A | NCP382HD05AAGEVB | (Pb-Free) | Tape / Reel | | NCP382HD10AAR2G | 382H10 | ENx High | 1A | NCP382HD10AAGEVB | | | | NCP382HD15AAR2G | 382H15 | ENx High | 1.5A | NCP382HD15AAGEVB | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>Please contact your ON Semiconductor representative for availability #### PACKAGE DIMENSIONS ### SOIC-8 NB CASE 751-07 ISSUE AK #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - ANSI 114-3W, 1962. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIN | IETERS | INCHES | | | | | | |-----|--------|---------|-----------|-------|--|--|--|--| | DIM | MIN | MIN MAX | | MAX | | | | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | | | | G | 1.27 | 7 BSC | 0.050 BSC | | | | | | | H | 0.10 | 0.25 | 0.004 | 0.010 | | | | | | 7 | 0.19 | 0.25 | 0.007 | 0.010 | | | | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | | | | # **SOLDERING FOOTPRINT\*** SCALE 6:1 \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative