# **TLE4675** Low Drop Out Linear Voltage Regulator 5V Fixed Output Voltage **Automotive Power** #### **Table of Contents** ## **Table of Contents** | | Table of Contents | 2 | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 1 | Overview | 3 | | 2 | Block Diagram | 4 | | 3<br>3.1<br>3.2<br>3.3<br>3.4 | Pin Configuration Pin Assignment TLE4675D (PG-TO252-5) Pin Definitions and Functions TLE4675D Pin Assignment TLE4675G (PG-TO263-5) Pin Definitions and Functions TLE4675G | 5 | | <b>4</b><br>4.1<br>4.2<br>4.3 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance | 7 | | <b>5</b><br>5.1<br>5.2<br>5.3 | Voltage Regulator1Description Voltage Regulator1Electrical Characteristics Voltage Regulator1Typical Performance Characteristics Voltage Regulator1 | 1 | | <b>6</b><br>6.1<br>6.2 | Current Consumption 1 Electrical Characteristics Current Consumption 1 Typical Performance Characteristics Current Consumption 1 | 4 | | <b>7</b> 7.1 7.2 7.3 | Reset Function1Description Reset Function1Electrical Characteristics Reset Function2Typical Performance Characteristics Reset Function2 | 20 | | <b>8</b><br>8.1<br>8.2 | Package Outlines 2 PG-TO252-5 Package 2 PG-TO263-5 Package 2 | 22 | | 9 | Revision History | !4 | # Low Drop Out Linear Voltage Regulator 5V Fixed Output Voltage **TLE4675** #### 1 Overview #### **Features** - Output Voltage 5 V ± 2% - Output Current Capability 400 mA - · Ultra Low Current Consumption - · Very Low Drop Out Voltage - Reset Circuit Sensing the Output Voltage with Programmable Delay Time - Reset Output Active Low Down to $V_{\rm O}$ = 1 V - · Excellent Line Transient Robustness - Maximum Input Voltage -42 V ≤ V<sub>1</sub> ≤ +45 V - Reverse Polarity Protection - · Short Circuit Protected - Overtemperature Shutdown - Automotive Temperature Range -40 °C ≤ T<sub>i</sub> ≤ 150 °C - Green Product (RoHS compliant) - AEC Qualified PG-TO252-5 PG-TO263-5 #### Description The TLE4675 is a monolithic integrated low drop out fixed output voltage regulator for loads up to 400 mA. An input voltage up to 45 V is regulated to an output voltage of 5 V. The integrated reset function, as well as several protection circuits combined with the wide operating temperature range offered by the TLE4675 make it suitable for supplying microprocessor system in automotive environments. | Туре | Package | Marking | |----------|------------|---------| | TLE4675D | PG-TO252-5 | TLE4675 | | TLE4675G | PG-TO263-5 | TLE4675 | **Block Diagram** ## 2 Block Diagram Figure 1 Block Diagram and Simplified Application Circuit **Pin Configuration** ## **3** Pin Configuration ### 3.1 Pin Assignment TLE4675D (PG-TO252-5) Figure 2 Pin Assignment (top view) TLE4675D ### 3.2 Pin Definitions and Functions TLE4675D | Pin | Symbol | Function | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | I | Regulator Input and IC Supply For compensating line influences, a capacitor to GND close to the IC pin is recommended. | | 2 | RO | Reset Output Open collector output; external pull up resistor required; Leave open if the reset function is not needed. | | 3 | | Internally connected to TAB | | 4 | D | Reset Delay Timing Connect a ceramic capacitor from D (Pin 4) to GND for the reset delay timing adjustment; Leave open, if reset functionality is not used. | | 5 | Q | 5 V Regulator Output Connect a capacitor between Q (Pin 5) and GND close to the IC pins, respecting capacitance and ESR requirements given in the Chapter 4.2 Functional Range. | | TAB | GND | Ground, Cooling TAB Connect to heatsink area | **Pin Configuration** ## 3.3 Pin Assignment TLE4675G (PG-TO263-5) Figure 3 Pin Assignment (top view) TLE4675G ### 3.4 Pin Definitions and Functions TLE4675G | Pin | Symbol | Function | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 1 | Regulator Input and IC Supply For compensating line influences, a capacitor to GND close to the IC pin is recommended | | 2 | RO | Reset Output Open collector output; external pull up resistor required; Leave open if the reset function is not needed | | 3 | GND | Ground Internally connected to TAB | | 4 | D | Reset Delay Timing Connect a ceramic capacitor from D (Pin 4) to GND for the reset delay timing adjustment; leave open, if reset functionality is not used | | 5 | Q | 5 V Regulator Output Connect a capacitor between Q (Pin 5) and GND close to the IC pins, respecting capacitance and ESR requirements given in the Chapter 4.2 Functional Range | | TAB | | Cooling TAB Connect to heatsink area and Ground | #### **General Product Characteristics** ### 4 General Product Characteristics ### 4.1 Absolute Maximum Ratings ### Absolute Maximum Ratings 1) $T_{\rm j}$ = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified) | Pos. | Parameter | Symbol | Lin | nit Values | Unit | Conditions | |---------|---------------------------------|-------------------|------|------------|------|-------------------------| | | | | Min. | Max. | | | | Voltage | es | 1 | | | | | | 4.1.1 | Regulator Input and IC Supply I | $V_1$ | -42 | 45 | V | - | | 4.1.2 | Regulator Output Q | $V_{Q}$ | -1 | 7 | V | - | | 4.1.3 | Reset Output RO | $V_{RO}$ | -0.3 | 7 | V | - | | 4.1.4 | Reset Delay Timing D | $V_{D}$ | -0.3 | 7 | V | - | | Tempe | ratures | | | | | | | 4.1.5 | Junction Temperature | $T_{\rm j}$ | -40 | 150 | °C | - | | 4.1.6 | Storage Temperature | $T_{stg}$ | -55 | 150 | °C | - | | ESD St | sceptibility | | | | | | | 4.1.7 | ESD Resistivity | $V_{\rm ESD,HBM}$ | -4 | 4 | kV | Human Body Model 2) | | 4.1.8 | | $V_{ESD,CDM}$ | -1 | 1 | kV | Charged Device Model 3) | <sup>1)</sup> Not subject to production test, specified by design. Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation. <sup>2)</sup> ESD susceptibility, HBM according to AEC-Q100-002 - JESD22-A114 <sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 #### **General Product Characteristics** ### 4.2 Functional Range | Pos. | Parameter | Symbol | Limit | Values | Unit | Conditions | | |-------|------------------------------------------|-------------------|----------------------------|--------|------|--------------------------------------------------------------------------------|--| | | | | Min. | Max. | | | | | 4.2.1 | Input Voltage Range for Normal Operation | $V_{l(nor)}$ | $V_{\rm Q}$ + $V_{\rm dr}$ | 45 | V | 1) | | | 4.2.2 | Extended Input Voltage Range | $V_{I(ext)}$ | 3.3 | 45 | V | 2) | | | 4.2.3 | Input Voltage Transient Immunity | $dV_I/dt$ | -10 | 20 | V/µs | $dV_1 \le 10 \text{ V}; V_1 > 9 \text{ V};$<br>No trigger of RO. <sup>3)</sup> | | | 4.2.4 | Junction Temperature | $T_{\rm j}$ | -40 | 150 | °C | - | | | 4.2.5 | Output Capacitor | $C_{Q}$ | 22 | _ | μF | _4) | | | 4.2.6 | Requirements | ESR <sub>CQ</sub> | _ | 2.5 | Ω | _5) | | <sup>1)</sup> For specification of the input voltage $V_{\rm Q}$ and the drop out voltage $V_{\rm dr}$ see Chapter 5 Voltage Regulator. Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table. The output voltage VQ will follow the input voltage, but is outside the specified range. For details see Chapter 5 Voltage Regulator. <sup>3)</sup> Transient measured directly at the input pin. Not subject to production test, specified by design. <sup>4)</sup> The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30% <sup>5)</sup> Relevant ESR value at f = 10 kHz #### **General Product Characteristics** #### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. | Pos. | Parameter | Symbol | | Limit Val | ues | Unit | Conditions | |--------|------------------------|------------|------|--------------|------|------|----------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | TLE46 | 75D Package PG-TO252-5 | | | II . | l . | l. | | | 4.3.1 | Junction to Case | $R_{thJC}$ | _ | 3.7 | _ | K/W | 1) | | 4.3.2 | Junction to Ambient | $R_{thJA}$ | - | 110 | _ | K/W | Footprint only 1)2) | | 4.3.3 | | | - | 57 | - | K/W | 300 mm <sup>2</sup> heatsink area on PCB <sup>1)2)</sup> | | 4.3.4 | | | _ | 42 | - | K/W | 600 mm <sup>2</sup> heatsink area on PCB <sup>1)2)</sup> | | 4.3.5 | | | _ | 27 | _ | K/W | 2s2p PCB 1)3) | | TLE46 | 75G Package PG-TO263-5 | | | <del>-</del> | + | + | • | | 4.3.6 | Junction to Case | $R_{thJC}$ | - | 3.7 | _ | K/W | 1) | | 4.3.7 | Junction to Ambient | $R_{thJA}$ | - | 123 | _ | K/W | Footprint only 1)2) | | 4.3.8 | | | - | 42 | - | K/W | 300 mm <sup>2</sup> PCB<br>heatsink area <sup>1)2)</sup> | | 4.3.9 | | | - | 33 | - | K/W | 600 mm <sup>2</sup> PCB<br>heatsink area <sup>1)2)</sup> | | 4.3.10 | | | _ | 22 | _ | K/W | 2s2p PCB 1)3) | <sup>1)</sup> Not subject to production test, specified by design <sup>2)</sup> Specified $R_{\text{thJA}}$ value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm3 board with 1 copper layer (1 x 70µm Cu). <sup>3)</sup> Specified $R_{\rm thJA}$ value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. ## 5 Voltage Regulator ### 5.1 Description Voltage Regulator The output voltage $V_{\rm Q}$ is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. Saturation control as a function of the load current prevents any oversaturation of the pass element. The control loop stability depends on the output capacitor $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table "Operating Range" have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor $ESR_{\rm CQ}$ vs. Output Current $I_{\rm Q}$ ". Also, the output capacitor shall be sized to buffer load transients. An input capacitor $C_{\rm I}$ is not needed for the control loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals. Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature. In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above $V_1$ = 22 V. The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore reduce the IC lifetime. The TLE4675 allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition. Figure 4 Block Diagram Voltage Regulator Circuit Figure 5 Output Voltage vs. Input Voltage ### 5.2 Electrical Characteristics Voltage Regulator #### **Electrical Characteristics: Voltage Regulator** $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure (unless otherwise specified) | Pos. | Parameter | Symbol | | Limit Val | ues | Unit | Conditions | |--------|-----------------------------------------------|---------------------------------|------|-----------|------|------|--------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | 5.2.1 | Output Voltage | $V_{Q}$ | 4.9 | 5.0 | 5.1 | V | 200 $\mu$ A $\leq I_Q \leq$ 400 mA;<br>8 V $\leq V_I \leq$ 18 V | | 5.2.2 | _ | | 4.9 | 5.0 | 5.1 | V | 200 $\mu$ A $\leq I_Q \leq$ 300 mA;<br>6 V $\leq V_1 \leq$ 18V | | 5.2.3 | - | | 4.9 | 5.0 | 5.1 | V | 200 $\mu$ A $\leq I_Q \leq$ 200 mA;<br>18 V $\leq V_1 \leq$ 32 V <sup>1)</sup> | | 5.2.4 | _ | | 4.9 | 5.0 | 5.1 | V | 200 $\mu$ A $\leq I_Q \leq$ 20 mA;<br>32 V $\leq V_1 \leq$ 45 V <sup>1)</sup> | | 5.2.5 | Load Regulation steady-state | $\mathrm{d}V_{\mathrm{Q,load}}$ | -30 | -5 | - | mV | $I_{\rm Q}$ = 1 mA to 300 mA;<br>$V_{\rm I}$ = 6 V | | 5.2.6 | Line Regulation steady-state | $\mathrm{d}V_{\mathrm{Q,line}}$ | - | 5 | 20 | mV | $V_1 = 6 \text{ V to } 32 \text{ V};$<br>$I_Q = 5 \text{ mA}$ | | 5.2.7 | Power Supply Ripple<br>Rejection | PSRR | 60 | 65 | _ | dB | $f_{\text{ripple}}$ = 100 Hz;<br>$V_{\text{ripple}}$ = 1 Vpp <sup>2)</sup> | | 5.2.8 | Drop Out Voltage | $V_{dr}$ | _ | 120 | 250 | mV | $I_{\rm Q}$ = 100 mA <sup>3)</sup> | | 5.2.9 | $V_{\rm dr} = V_{\rm l} - V_{\rm Q}$ | | _ | 250 | 500 | mV | $I_{\rm Q}$ = 300 mA <sup>3)</sup> | | 5.2.10 | Output Current Limitation | $I_{\mathrm{Q,max}}$ | 401 | 550 | 850 | mA | $0 \text{ V} \le V_{Q} \le 4.8 \text{ V}$ | | 5.2.11 | Reverse Current | $I_{Q}$ | -2 | -1 | _ | mA | $V_{\rm I}$ = 0 V; $V_{\rm Q}$ = 5 V | | 5.2.12 | Reverse Current | $I_{I}$ | -5 | -2 | _ | mA | $V_{\rm I}$ = -16 V; $V_{\rm Q}$ = 0 V | | 5.2.13 | at Negative Input Voltage | | -10 | -3 | _ | mA | $V_{\rm I}$ = -42 V; $V_{\rm Q}$ = 0 V | | 5.2.14 | Overtemperature Shutdown Threshold | $T_{ m j,sd}$ | 151 | _ | 200 | °C | $T_{\rm j}$ increasing <sup>2)</sup> | | 5.2.15 | Overtemperature Shutdown Threshold Hysteresis | $T_{j,hy}$ | - | 25 | - | K | $T_{\rm j}$ decreasing <sup>2)</sup> | <sup>1)</sup> See typical performance graph for details. <sup>2)</sup> Parameter not subject to production test; specified by design. <sup>3)</sup> Measured when the output voltage $V_{\rm Q}$ has dropped 100 mV from its nominal value. ### 5.3 Typical Performance Characteristics Voltage Regulator # Output Voltage $V_{Q}$ vs. Junction Temperature $T_{i}$ # Output Capacitor Series Resistor $ESR_{\rm CQ}$ vs. Output Current $I_{\rm O}$ # Output Current Limitation $I_{\mathrm{Q,max}}$ vs. Input Voltage $V_{\mathrm{I}}$ #### Power Supply Ripple Rejection PSRR # Dropout Voltage $V_{\mathrm{dr}}$ vs. Output Current $I_{\mathrm{Q}}$ # Reverse Output Current $I_{\rm Q}$ vs. Input Voltage $V_{\rm Q}$ # Dropout Voltage $V_{ m dr}$ vs. Junction Temperature $T_{ m i}$ # Reverse Current $I_{\rm I}$ vs. Input Voltage $V_{\rm I}$ **Current Consumption** ## 6 Current Consumption ### **6.1** Electrical Characteristics Current Consumption #### **Electrical Characteristics: Current Consumption** $V_{\rm I}$ = 13.5 V, $T_{\rm j}$ = -40 °C to +150 °C, all voltages with respect to ground, directions of currents as shown in Figure 6 (unless otherwise specified) | Pos. | Parameter | Symbol | L | Limit Values | | Unit | Conditions | |-------|-------------------------|---------|------|--------------|------|------|-------------------------------------------| | | | | Min. | Тур. | Max. | | | | 6.1.1 | Current Consumption | $I_{q}$ | _ | 65 | 80 | μΑ | $I_{\rm Q}$ ≤ 200 μA; $T_{\rm j}$ ≤ 25 °C | | 6.1.2 | $I_{q} = I_{l} - I_{Q}$ | | _ | 70 | 85 | μΑ | $I_{\rm Q}$ ≤ 200 μA; $T_{\rm j}$ ≤ 85 °C | | 6.1.3 | | | _ | 6 | 10 | mA | I <sub>Q</sub> = 250 mA | | 6.1.4 | | | _ | 15 | 25 | mA | I <sub>Q</sub> = 400 mA | Figure 6 Parameter Definition **Current Consumption** ### **6.2** Typical Performance Characteristics Current Consumption Current Consumption $I_{\rm q}$ vs. Junction Temperature $T_{\rm i}$ Current Consumption $I_{ m q}$ vs. Junction Temperature $T_{ m il}$ # Current Consumption $I_{\rm q}$ vs. Output Current $I_{\rm O}$ # Current Consumption $I_{\rm q}$ vs. Input Voltage $V_{\rm l}$ #### 7 Reset Function #### 7.1 Description Reset Function The reset function contains several features: #### **Output Undervoltage Reset:** An output undervoltage condition is indicated by setting the reset output "RO" to "low". This signal might be used to reset a microcontroller during a low supply voltage condition. #### Power-On Reset Delay Time The power-on reset delay time $t_{\rm d,PWR-ON}$ allows a microcontroller and oscillator to start up. This delay time is the time period from exceeding the upper reset switching threshold $V_{\rm RT,hi}$ until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time $t_{\rm d,PWR-ON}$ is defined by an external delay capacitor $C_{\rm D}$ connected to pin "D", which is charged up by the delay capacitor charge current $I_{\rm D,ch}$ starting from $V_{\rm D}$ = 0 V. In case a power-on reset delay time $t_{d,PWR-ON}$ different from the value for $C_D$ = 100nF is required, the delay capacitor's value can be derived from the specified value given in **Item 7.2.15**: $$C_{D} = \frac{t_{d,PWR-ON}}{t_{d,PWR-ON,100nF}} \times 100nF$$ #### with - t<sub>d.PWR-ON</sub>: Desired power-on reset delay time - t<sub>d.PWR-ON,100nF</sub>: Power-on reset delay time specified in Item 7.2.15 - C<sub>D</sub>: Delay capacitor required The formula is valid for $C_D \ge 10$ nF.For a precise calculation consider also the delay capacitor's tolerance. #### Undervoltage Reset Delay Time Unlike the power-on reset delay time, the undervoltage reset delay $t_{\rm d}$ time considers a short output undervoltage event, where the delay capacitor $C_{\rm D}$ is assumed to be discharged to $V_{\rm D}$ = $V_{\rm DST,lo}$ only before the charging sequence starts. Therefore, the undervoltage reset delay time $t_{\rm d}$ is defined by the delay capacitor charge current $I_{\rm D,ch}$ starting from $V_{\rm D}$ = $V_{\rm DST,lo}$ and the external delay capacitor $C_{\rm D}$ . A delay capacitor CD for a different undervoltage reset delay time as specified in **Item 7.2.14** can be calculated similar as above: $$C_{D} = \frac{t_{d}}{t_{d,100nF}} \times 100nF$$ #### with - t<sub>d</sub>: Desired reset delay time - t<sub>d,100nF</sub>: Reset delay time specified in Item 7.2.14 - C<sub>D</sub>: Delay capacitor required The formula is valid for $C_D \ge 10$ nF.For a precise calculation consider also the delay capacitor's tolerance. #### **Reset Reaction Time** In case the output voltage of the regulator drops below the output undervoltage lower reset threshold $V_{\rm RT,lo}$ , the delay capacitor CD is discharged rapidly. Once the delay capacitor's voltage has reached the lower delay switching threshold $V_{\rm DST,lo}$ , the reset output RO will be set to "low". Additionally to the delay capacitor discharge time $t_{\text{rr,d}}$ an internal time $t_{\text{rr,int}}$ applies. Hence the total reset reaction time $t_{\text{rr,total}}$ becomes: $$t_{rr,total} = t_{rr,int} + t_{rr,d}$$ #### with - t<sub>rr,total</sub>: total reset reaction time - t<sub>rr.int</sub>: Internal reset reaction time; see Item 7.2.16 - t<sub>rr,d</sub>: Delay capacitor discharge time. For a capacitor C<sub>D</sub> different from the value specified in Item 7.2.17, see typical performance graphs. #### Reset Output Pull-Up Resistor $R_{RO}$ : The Reset Output RO is an open collector output requiring an external pull-up resistor to a voltage $V_{\rm IO}$ , e.g. $V_{\rm Q}$ . In Item 7.2.7 a minimum value for the external resistor $R_{\rm RO}$ is given for the case it is connected to $V_{\rm Q}$ . For applications, where the external pull-up resistor $R_{\rm RO}$ has to be connected to a different voltage rail $V_{\rm IO}$ than $V_{\rm Q}$ , the minimum pull-up resistor $R_{\rm RO}$ can be calculated out of the minimum sink current capability given in Item 7.2.6: $$R_{RO} = \frac{V_{IO} - V_{RO,low}}{I_{RO, max}}$$ #### with - R<sub>RO</sub>: Reset pull up resistor - $V_{\text{IO}}$ : Voltage rail, where the pull up resistor is connected - ullet $V_{ m RO,low}$ : Maximum allowed voltage level for a logic "Low" signal inside the application Please be aware, that $V_{\rm IO}$ should not exceed the ratings for the RO pin given in Item 4.1.3. #### Reset Output "RO" Low for $V_{\rm Q} \ge$ 1 V In case of an undervoltage reset condition reset output "RO" is held "low" for $V_Q \ge 1$ V, even if the input voltage $V_I$ is 0 V. This is achieved by supplying the reset circuit from the output capacitor. Figure 7 Block Diagram Reset Circuit Figure 8 Timing Diagram Reset The timing diagram assumes that the external pull up resistor $R_{ m RO}$ is connected to the output voltage $V_{ m QC}$ . ### 7.2 Electrical Characteristics Reset Function #### **Electrical Characteristics: Reset Function** $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 7 (unless otherwise specified) | Pos. | Parameter | Symbol | L | ₋imit Va | lues | Unit | Conditions | |---------|-----------------------------------------------------------|------------------------|------------|----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | Output | Undervoltage Reset Comp | arator Defa | ult Values | 5 | II. | | | | 7.2.1 | Output Undervoltage<br>Reset Lower Switching<br>Threshold | $V_{RT,lo}$ | 4.6 | 4.7 | 4.8 | V | $V_{\rm I}$ = 0 V $V_{\rm Q}$ decreasing | | 7.2.2 | Output Undervoltage<br>Reset Upper Switching<br>Threshold | $V_{RT,hi}$ | 4.7 | 4.8 | 4.9 | V | $V_{\rm I}$ within operating range $V_{\rm Q}$ increasing | | 7.2.3 | Output Undervoltage<br>Reset Switching<br>Hysteresis | $V_{RT,hy}$ | 50 | 100 | - | mV | $V_{\rm I}$ within operating range | | 7.2.4 | Output Undervoltage<br>Reset Headroom | $V_{RH}$ | 250 | 300 | _ | mV | Calculated Value: $V_{\rm Q}$ - $V_{\rm RT,lo}$ $V_{\rm I}$ within operating range $I_{\rm Q}$ = 50 mA | | Reset ( | Output RO | | | | | | | | 7.2.5 | Reset Output Low Voltage | $V_{RO,low}$ | _ | 0.2 | 0.8 | V | $V_{\rm I}$ = 0V<br>1 V $\leq$ $V_{\rm Q}$ $<$ $V_{\rm RT,low}$ ;<br>$I_{\rm RO}$ = 0.3 mA | | 7.2.6 | Reset Output<br>Sink Current Capability | $I_{RO,max}$ | 0.3 | - | - | mA | $\begin{aligned} V_{\rm I} &= {\rm OV}; \\ 1 \ {\rm V} &\leq V_{\rm Q} < V_{\rm RT,low}; \\ V_{\rm RO} &= {\rm 5V} \end{aligned}$ | | 7.2.7 | Reset Output External Pull-up Resistor to $V_{\rm Q}$ | $R_{RO}$ | 3.0 | - | - | kΩ | $1 \text{ V} \le V_{\text{Q}} < V_{\text{RT}};$<br>$V_{\text{RO}} \le 0.4 \text{V}^{1)}$ | | 7.2.8 | Reset Output<br>Leakage Current | $I_{\mathrm{RO,leak}}$ | _ | 5 | 10 | μA | V <sub>RO</sub> = 5 V | | Reset I | Delay Timing | | | | | | | | 7.2.9 | Delay Pin Output Voltage | $V_{D}$ | - | _ | 5 | V | - | | 7.2.10 | Upper Delay<br>Switching Threshold | $V_{\mathrm{DST,hi}}$ | _ | 1.1 | _ | V | _ | | 7.2.11 | Lower Delay<br>Switching Threshold | $V_{\mathrm{DST,lo}}$ | - | 0.3 | - | V | _ | | 7.2.12 | Delay Capacitor<br>Charge Current | $I_{D,ch}$ | - | 3.5 | - | μΑ | <i>V</i> <sub>D</sub> = 1 V | | 7.2.13 | Delay Capacitor<br>Reset Discharge Current | $I_{\mathrm{DR,dsch}}$ | - | 70 | - | mA | <i>V</i> <sub>D</sub> = 1 V | | 7.2.14 | Undervoltage Reset Delay<br>Time | t <sub>d,100nF</sub> | 16 | 23 | 30 | ms | Calculated value;<br>$C_{\rm D} = 100~{\rm nF^{2)}}$<br>$C_{\rm D}$ discharged to $V_{\rm DST,lo}$ | #### Electrical Characteristics: Reset Function (cont'd) $V_{\rm I}$ = 13.5 V, $T_{\rm i}$ = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in Figure 7 (unless otherwise specified) | Pos. | Parameter | Symbol | L | imit Val | ues | Unit | Conditions | |--------|-----------------------------------|-----------------------------|------|----------|------|------|-------------------------------------------------------------------------------------------------------------------------| | | | | Min. | Тур. | Max. | | | | 7.2.15 | Power-on Reset Delay<br>Time | t <sub>d,PWR-ON,100nF</sub> | 23 | 33 | 43 | ms | Calculated value;<br>$C_{\rm D} = 100~{\rm nF^{2}}$<br>$C_{\rm D}$ discharged to 0 V | | 7.2.16 | Internal Reset Reaction Time | $t_{\rm rr,int}$ | _ | 10 | 15 | μs | $C_{\rm D}$ = 0 nF | | 7.2.17 | Delay Capacitor Discharge<br>Time | $t_{\rm rr,d}$ | _ | 1 | 2 | μs | C <sub>D</sub> = 100 nF | | 7.2.18 | Total Reset Reaction Time | $t_{ m rr,total}$ | _ | 11 | 17 | μs | Calculated Value:<br>$t_{\text{rr,total}} = t_{\text{rr,d}} + t_{\text{rr,int}}$<br>$C_{\text{D}} = 100 \text{ nF}^{2}$ | <sup>1)</sup> Parameter not subject of production test. ### 7.3 Typical Performance Characteristics Reset Function # Undervoltage Reset Switching Thresholds $V_{ m RO,lo},\,V_{ m RO,hi}$ versus $T_{ m i}$ # Reset Delay Time $t_{\rm d}, t_{\rm d,PWR\_ON}$ versus Delay Capacitor $C_{\rm D}$ <sup>2)</sup> For programming a different delay and reset reaction time, see Chapter 7.1 for calculation. **Package Outlines** ## 8 Package Outlines ### 8.1 PG-TO252-5 Package Figure 9 Package Outline PG-TO252-5 Figure 10 Footprint PG-TO252-5, Reflow Soldering Type #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Package Outlines** ### 8.2 PG-TO263-5 Package Figure 11 Package Outline PG-TO263-5 Figure 12 Footprint PG-TO263-5, Reflow Soldering Type #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). For further information on packages, please visit our website: http://www.infineon.com/packages. Dimensions in mm **Revision History** ## 9 Revision History | Revision | Date | Changes | |----------|------------|------------------| | 1.0 | 2009-09-30 | Final Data Sheet | Edition 2008-09-30 Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.