## High Frequency PWM Step-Up Regulator

The EL7515 is a high frequency, high efficiency step-up DC/DC regulator operated at fixed frequency PWM mode. With an integrated 1.4A MOSFET, it can deliver up to 600 mA output current at up to $92 \%$ efficiency. The adjustable switching frequency is up to 1.2 MHz , making it ideal for DSL applications.

When shut down, it draws $<1 \mu \mathrm{~A}$ of current. This feature, along with the minimum starting voltage of 1.8 V , makes it suitable for portable equipment powered by one Lithium Ion, 3 to 4 NiMH cells, or 2 cells of alkaline battery.

The EL7515 is available in a 10 Ld MSOP package, with maximum height of 1.1 mm . With proper external components, the whole converter takes less than $0.25 \mathrm{in}^{2}$ PCB space.

This device is specified for operation over the full $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Pinout



## Features

- Up to $92 \%$ efficiency
- Up to 600mA Iout
- $4.5 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<17 \mathrm{~V}$
- $1.8 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<13.2 \mathrm{~V}$
- Up to 1.2 MHz adjustable frequency
- $<1 \mu \mathrm{~A}$ shutdown current
- Adjustable soft-start
- Low battery detection
- Internal thermal protection
- 1.1mm max height 10 Ld MSOP package
- Pb-Free available (RoHS compliant)


## Applications

- 3 V to 5 V and 12 V converters
- 5 V to 12 V converters
- TFT-LCD
- DSL
- Portable equipment
- Desktop equipment


## Ordering Information

| PART <br> NUMBER | PART <br> MARKING | PACKAGE | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- |
| EL7515IY | e | 10 Ld MSOP | MDP0043 |
| EL7515IY-T7* | e | 10 Ld MSOP | MDP0043 |
| EL7515IY-T13* | e | 10 Ld MSOP | MDP0043 |
| EL7515IYZ <br> (Note) | BAAAR | 10 Ld MSOP <br> (Pb-free) | MDP0043 |
| EL7515IYZ-T7* <br> (Note) | BAAAR | 10 Ld MSOP <br> (Pb-free) | MDP0043 |
| EL7515IYZ-T13* <br> (Note) | BAAAR | 10 Ld MSOP <br> (Pb-free) | MDP0043 |

*Please refer to TB347 for details on reel specifications.
NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.

## Typical Application



## EL7515

```
Absolute Maximum Ratings \(\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right)\)
EN, LBI, VDD . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 C .
LX .................................................................... 18 V
```


## Thermal Information

Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Operating Junction Temperature: . . . . . . . . . . . . . . . . . . . . . $+135^{\circ} \mathrm{C}$ Pb-free reflow profile . . . . . . . . . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

Electrical Specifications $\quad \mathrm{V}_{I N}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=12 \mathrm{~V}, \mathrm{~L}=10 \mu \mathrm{H}, \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN (Note 1) | TYP | MAX <br> (Note 1) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range |  | 1.8 |  | 13.2 | V |
| V OUT | Output Voltage Range |  | 4.5 |  | 17 | V |
| IQ1 | Quiescent Current - Shut-down | $\mathrm{V}_{\mathrm{EN}}=0$, feedback resistors disconnected |  |  | 1 | $\mu \mathrm{A}$ |
| IQ2 | Quiescent Current | $\mathrm{V}_{\mathrm{EN}}=2 \mathrm{~V}$ |  | 1.4 | 2 | mA |
| $\mathrm{V}_{\mathrm{FB}}$ | Feedback Voltage |  | 1.29 | 1.33 | 1.37 | V |
| IB | Feedback Input Bias Current |  |  |  | 0.10 | $\mu \mathrm{A}$ |
| D MAX | Maximum Duty Cycle |  | 84 | 90 |  | \% |
| ILIM | Current Limit - Max Peak Input Current |  | 1 | 1.4 |  | A |
| ISHDN | Shut-down Input Bias Current |  |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{LBI}}$ | LBI Threshold Voltage |  | 180 | 220 | 250 | mV |
| $\mathrm{V}_{\text {OL-LBO }}$ | LBO Output Low | $\mathrm{I}_{\mathrm{LBO}}=1 \mathrm{~mA}$ |  | 0.1 | 0.2 | V |
| ILEAK-LBO | LBO Output Leakage Current | $\mathrm{V}_{\mathrm{LBI}}=250 \mathrm{mV}, \mathrm{V}_{\mathrm{LBO}}=5 \mathrm{~V}$ |  | 0.02 | 2 | $\mu \mathrm{A}$ |
| $r^{\text {r SS(ON) }}$ | Switch On Resistance | at 12 V output |  | 220 |  | $\mathrm{m} \Omega$ |
| ILEAK-SWITCH | Switch Leakage Current |  |  |  | 1 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{V}_{\text {OUT }} / \Delta \mathrm{V}_{\text {IN }} / \mathrm{V}_{\text {OUT }}$ | Line Regulation | $3 \mathrm{~V}<\mathrm{V}_{\text {IN }}<6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V}$, no load |  | 0.4 |  | \%/V |
| $\Delta \mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {OUT }}$ | Load Regulation | $\mathrm{l}_{\text {OUT }}=50 \mathrm{~mA}$ to 150 mA |  | 1 |  | \% |
| fosc-max | Maximum Switching Frequency | $\mathrm{R}_{\mathrm{T}}=49.9 \mathrm{k} \Omega$ |  | 1200 |  | kHz |
| $\mathrm{f}_{\mathrm{OSC} 1}$ | Switching Frequency |  | 600 | 670 | 750 | kHz |
| VHI_EN | EN Input High Threshold |  | 1.6 |  |  | V |
| VLO_EN | EN Input Low Threshold |  |  |  | 0.5 | V |

## Pin Descriptions

| PIN NUMBER | PIN NAME | PIN FUNCTION |
| :---: | :---: | :--- |
| 1 | PGND | Power ground; connected to the source of internal N-Channel power MOSFET |
| 2 | SGND | Signal ground; ground reference for all the control circuitry; needs to have only a single connection to PGND |
| 3 | RT | Timing resistor to adjust the oscillation frequency of the converter |
| 4 | EN | Chip enable; connects to logic HI (>1.6V) for chip to function |
| 5 | LBI | Low battery input; connects to a sensing voltage, or left open if function is not used |
| 6 | LBO | Low battery detection output; connected to the open drain of a MOSFET; able to sink 1mA current |
| 7 | SS | Soft-start; connects to a capacitor to control the start-up of the converter |
| 8 | FB | Voltage feedback input; needs to connect to resistor divider to decide $\mathrm{V}_{\mathrm{O}}$ |
| 9 | VDD | Control circuit positive supply |
| 10 | LX | Inductor drive pin; connected to the drain of internal N-Channel power MOSFET |

## Block Diagram



## Typical Performance Curves



FIGURE 1. EFFICIENCY vs Iout


FIGURE 3. EFFICIENCY vs IOUT


FIGURE 5. Fs vs $V_{D D}$


FIGURE 2. EFFICIENCY vs Iout


FIGURE 4. IDD vs Fs


FIGURE 6. $\mathrm{Fs}_{\mathrm{S}}$ vs $\mathrm{R}_{\mathrm{T}}$

## Typical Performance Curves (Continued)



FIGURE 7. STEADY STATE OPERATION (INDUCTOR DISCONTINUOUS CONDUCTION)


FIGURE 9. POWER-UP

## Applications Information

The EL7515 is a step-up regulator, operated at fixed frequency pulse-width-modulation (PWM) control. The input voltage is 1.8 V to 13.2 V and output voltage is 4.5 V to 17 V . The switching frequency (up to 1.2 MHz ) is decided by the resistor connected to $\mathrm{R}_{\mathrm{T}}$ pin.

## Start-Up

After $\mathrm{V}_{\mathrm{DD}}$ reaches a threshold of about 1.7 V , the start-up oscillator generates fixed duty-ratio of 0.5 to 0.7 at a frequency of several hundred kilohertz. This will boost the output voltage.

When $\mathrm{V}_{\mathrm{DD}}$ reaches about 3.7 V , the PWM comparator takes over the control. The duty ratio will be decided by the multiple-input direct summing comparator, Max_Duty signal (about 90\% duty-ratio), and the Current Limit Comparator, whichever is the smallest.

The soft-start is provided by the current limit comparator. As the internal $12 \mu \mathrm{~A}$ current source charges the external CSS, the peak MOSFET current is limited by the voltage on the


FIGURE 8. STEADY STATE OPERATION (INDUCTOR CONTINUOUS CONDUCTION)


FIGURE 10. LOAD TRANSIENT RESPONSE
capacitor. This in turn controls the rising rate of the output voltage.

The regulator goes through the start-up sequence as well after the EN signal is pulled to HI .

## Steady-State Operation

When the output reaches the preset voltage, the regulator operates at steady state. Depending on the input/output conditions and component values, the inductor operates at either continuous-conduction mode or discontinuous-conduction mode.

In the continuous-conduction mode, the inductor current is a triangular waveform and LX voltage a pulse waveform. In the discontinuous-conduction mode, the inductor current is completely dried out before the MOSFET is turned on again. The input voltage source, the inductor, and the MOSFET and output diode parasitic capacitors form a resonant circuit. Oscillation will occur in this period. This oscillation is normal and will not affect the regulation.

At very low load, the MOSFET will skip pulses sometimes. This is normal.

## Current Limit

The MOSFET current limit is nominally 1.4A and guaranteed 1 A . This restricts the maximum output current IOMAX based on Equation 1:
$\mathrm{I}_{\mathrm{OMAX}}=\left(1-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}\right) \times \frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{V}_{\mathrm{O}}}$
where:

- $\Delta I_{L}$ is the inductor peak-to-peak current ripple and is decided by Equation 2:
$\Delta I_{L}=\frac{V_{I N}}{L} \times \frac{D}{f_{S}}$
- $D$ is the MOSFET turn-on ratio and is decided by Equation 3:
$D=\frac{V_{O}-V_{I N}}{V_{O}}$
- $f_{S}$ is the switching frequency

The following table gives typical values:
table 1. MAX CONTINUOUS OUTPUT CURRENTS

| $\mathbf{V}_{\mathbf{I N}}$ <br> $\mathbf{( V )}$ | $\mathbf{V}_{\mathbf{O}}$ <br> $(\mathbf{V})$ | $\mathbf{L}$ <br> $(\boldsymbol{\mu})$ | $\mathbf{F}_{\mathbf{S}}$ <br> $\mathbf{( k H z )}$ | $\mathbf{I O M A X}^{(\mathbf{m A})}$ |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 5 | 10 | 1000 | 360 |
| 2 | 9 | 10 | 1000 | 190 |
| 2 | 12 | 10 | 1000 | 140 |
| 3.3 | 5 | 10 | 1000 | 600 |
| 3.3 | 9 | 10 | 1000 | 310 |
| 3.3 | 12 | 10 | 1000 | 230 |
| 5 | 9 | 10 | 1000 | 470 |
| 5 | 12 | 10 | 1000 | 340 |
| 9 | 12 | 10 | 1000 | 630 |
| 12 | 15 | 10 | 100 | 670 |

## Component Considerations

It is recommended that $\mathrm{C}_{\mathrm{IN}}$ is larger than $10 \mu \mathrm{~F}$. Theoretically, the input capacitor has a ripple current of $\Delta \mathrm{I}_{\mathrm{L}}$. Due to high-frequency noise in the circuit, the input current ripple may exceed the theoretical value. A larger capacitor will reduce the ripple further.

The inductor has peak and average current decided by Equations 4 and 5:
$I_{\text {LPK }}=I_{\text {LAVG }}+\frac{\Delta I_{L}}{2}$
$I_{\text {LAVG }}=\frac{I_{O}}{1-D}$
The inductor should be chosen to be able to handle this current. Furthermore, due to the fixed internal compensation, it is recommended that maximum inductance of $10 \mu \mathrm{H}$ and $15 \mu \mathrm{H}$ to be used in the 5 V and 12 V or higher output voltage, respectively.

The output diode has an average current of $\mathrm{I}_{\mathrm{O}}$, and peak current the same as the inductor's peak current. A Schottky diode is recommended and it should be able to handle those currents.
The output voltage ripple can be calculated as Equation 6:
$\Delta \mathrm{V}_{\mathrm{O}}=\frac{\mathrm{I}_{\mathrm{O}} \times \mathrm{D}}{\mathrm{F}_{\mathrm{S}} \times \mathrm{C}_{\mathrm{O}}}+\mathrm{I}_{\mathrm{LPK}} \times \mathrm{ESR}$

Where:

- $\mathrm{C}_{\mathrm{O}}$ is the output capacitance.
- The ESR is the output capacitor ESR value.

Low ESR capacitors should be used to minimize the output voltage ripple. Multilayer ceramic capacitors (X5R and X7R) are preferred for the output capacitors since they have a low ESR and small packages. Tantalum capacitors also can be used, but they take more board space and have higher ESR. A minimum of $22 \mu \mathrm{~F}$ output capacitor is sufficient for high output current application. For lower output current, the output capacitor can be smaller, like $4.7 \mu \mathrm{~F}$. The capacitor should always have enough voltage rating. In addition to the voltage rating, the output capacitor should also be able to handle the RMS current which is given by Equation 7:
$I_{\text {CORMS }}=\sqrt{(1-D) \times\left(D+\frac{\Delta I_{L}{ }^{2}}{I_{L A V G}{ }^{2}} \times \frac{1}{12}\right)} \times I_{\text {LAVG }}$

## Output Voltage

An external resistor divider is required to divide the output voltage down to the nominal reference voltage. The current drawn by the resistor network should be limited to maintain the overall converter efficiency. The maximum value of the resistor network is limited by the feedback input bias current and the potential for noise being coupled into the feedback pin. A resistor network less than $300 \mathrm{k} \Omega$ is recommended.

The boost converter output voltage is determined by the relationship in Equation 8:
$\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{FB}} \times\left(1+\frac{\mathrm{R}_{2}}{\mathrm{R}_{1}}\right)$
where $\mathrm{V}_{\mathrm{FB}}$ slightly changes with $\mathrm{V}_{\mathrm{DD}}$. The curve is shown in this data sheet.

## RC Filter

The maximum voltage rating for the VDD pin is 12 V and is recommended to be about 10 V for maximum efficiency to drive the internal MOSFET. The series resistor $\mathrm{R}_{4}$ in the RC filter connected to $V_{D D}$ can be utilized to reduce the voltage. If $\mathrm{V}_{\mathrm{O}}$ is larger than 10 V , then Equation 9 shows:

$$
\begin{equation*}
R_{4}=\frac{V_{O^{-10}}}{I_{D D}} \tag{EQ.9}
\end{equation*}
$$

where $I_{D D}$ is shown in $I_{D D}$ vs $f_{S}$ curve. Otherwise, $R_{4}$ can be $10 \Omega$ to $51 \Omega$ with $\mathrm{C}_{4}=0.1 \mu \mathrm{~F}$.

## Thermal Performance

The EL7515 uses a fused-lead package, which has a reduced $\theta_{\mathrm{JA}}$ of $+100^{\circ} \mathrm{C} / \mathrm{W}$ on a four-layer board and $+115^{\circ} \mathrm{C} / \mathrm{W}$ on a two-layer board. Maximizing copper around the ground pins will improve the thermal performance.

This chip also has internal thermal shut-down set at around $+135^{\circ} \mathrm{C}$ to protect the component.

## Layout Considerations

The layout is very important for the converter to function properly. Power Ground ( $\frac{1}{\square}$ ) and Signal Ground ( $\frac{1}{4}$ ) should be separated to ensure that the high pulse current in the Power Ground never interferes with the sensitive signals connected to Signal Ground. They should only be connected at one point.

The trace connected to pin $8(\mathrm{FB})$ is the most sensitive trace. It needs to be as short as possible and in a "quiet" place, preferably between PGND or SGND traces.
In addition, the bypass capacitor connected to the VDD pin needs to be as close to the pin as possible.

The heat of the chip is mainly dissipated through the SGND pin. Maximizing the copper area around it is preferable. In addition, a solid ground plane is always helpful for the EMI performance.
The demo board is a good example of layout based on these principles. Please refer to the EL7515 Application Brief for the layout. http://www.intersil.com/data/tb/tb429.pdf

## Mini SO Package Family (MSOP)



MDP0043
MINI SO PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MSOP8 | MSOP10 | TOLERANCE |  |
| A | 1.10 | 1.10 | Max. | - |
| A1 | 0.10 | 0.10 | $\pm 0.05$ | - |
| A2 | 0.86 | 0.86 | $\pm 0.09$ | - |
| b | 0.33 | 0.23 | $+0.07 /-0.08$ | - |
| c | 0.18 | 0.18 | $\pm 0.05$ | - |
| D | 3.00 | 3.00 | $\pm 0.10$ | 1,3 |
| E | 4.90 | 4.90 | $\pm 0.15$ | - |
| E1 | 3.00 | 3.00 | $\pm 0.10$ | 2,3 |
| e | 0.65 | 0.50 | Basic | - |
| L | 0.55 | 0.55 | $\pm 0.15$ | - |
| L1 | 0.95 | 0.95 | Basic | - |
| N | 8 | 10 | Reference | - |

Rev. D 2/07
NOTES:

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

