# DISCONTINUATION NOTICE TB62701ANG

# THE FOLLOWING HAS BEEN DISCONTINUED AS OF MAR 2009:

**TB62701ANG** 

PLEASE SEE SUGGESTED REPLACEMENT DRIVER:

TB62747AFGEL

CONTACT MARKTECH ENGINEERING OR SALES FOR APPLICATION ASSISTANCE



#### TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC

## **TB62701ANG**

## 16BIT SHIFT REGISTER, LATCH & CONSTANT CURRENT DRIVERS

The TB62701ANG is specifically designed for LED and LED-DISPLAY constant current drivers.

This constant current output circuit is able to set up external resister ( $I_{OUT} = 5$  to 50mA).

This IC is monolithic integrated circuit designed to be used together with Bi-CMOS process.

The devices consist of 16bit Shift Register, Latch, AND-GATE and Constant Current Driver.



#### Weight: 1.22 g (typ.)

#### **FEATURES**

- OUTPUT CURRENT: Set-up at 50mA maximum with an external resister.
- A LITTLE CHANGE OF OUTPUT CURRENT (Ta = 25°C, V<sub>DD</sub> = 5.0 V)

| OUTPUT-GND VOLTAGE | A LITTLE CHANGE OF<br>CHANNEL | I <sub>OUT</sub> [mA] |  |  |
|--------------------|-------------------------------|-----------------------|--|--|
| ≥ 0.4 V            | ± 7 %                         | 5 ~ 50 mA             |  |  |
| ≥ 0.7 V            | ± 1 /0                        | 5 ~ 50 HIA            |  |  |

- 5V CMOS Compatible Input
- PACKAGE : SDIP-24 (SDIP24-P-300)
- MAXIMUM CLOCK FREQUENCY : fMAX = 2.5 MHz (cascade operation, Ta = 25°C)

## **PIN CONNECTION (TOP VIEW)**



## **BLOCK DIAGRAM**



## **TIMING DIAGRAM**



## **TERMINAL DESCRIPTION**

| PIN No.       | PIN NAME   | FUNCTION                                                                                                        |
|---------------|------------|-----------------------------------------------------------------------------------------------------------------|
| 1             | GND        | GND terminal for control logic driver                                                                           |
| 2             | SERIAL-IN  | Serial data input terminal for shift register                                                                   |
| 3             | CLOCK      | Clock input terminal for data shift to up-edge                                                                  |
| 4             | LATCH      | "H" Level : data through, "L" Level : data hold                                                                 |
| 24            | $V_{DD}$   | Supply voltage terminal                                                                                         |
| 5~12<br>13~20 | OUTn       | Output terminals                                                                                                |
| 21            | ENABLE     | "H" Level output off, "L" Level : latch data = "H" Level then output on, latch data = "L" Level then output off |
| 22            | SERIAL-OUT | Serial data output terminal for shift register                                                                  |
| 23            | R-EXT      | The register which connects between R-EXT and GND sets the constant output current.                             |

## **TRUTH TABLE**

| INPUT    |        |        |                | OUTPUT OUTn (t = n)        |                   |  |  |  |
|----------|--------|--------|----------------|----------------------------|-------------------|--|--|--|
| CLOCK    | LATCH  | ENABLE | SERIAL-IN      | OUT0 ··· OUT7 ··· OUT15    | SERIAL-OUT        |  |  |  |
|          | Н      | L      | D <sub>n</sub> | $D_n$ $D_{n-7}$ $D_{n-15}$ | D <sub>n-15</sub> |  |  |  |
|          | L      | L      | D <sub>n</sub> | No change                  | D <sub>n-15</sub> |  |  |  |
|          | (Note) | Н      | D <sub>n</sub> | OFF OFF OFF                | D <sub>n-15</sub> |  |  |  |
| <b>—</b> | (Note) | (Note) | D <sub>n</sub> | No change                  | No change         |  |  |  |

Note:  $D_{n}\sim D_{n-15}$  = "H" then OUTn is ON, "L" then OUTn is OFF.

## **EQUIVALENT CIRCUIT OF INPUTS AND OUTPUTS**

## 1. **ENABLE** terminal



## 2. **LATCH** terminal



## 3. CLOCK, SERIAL-IN terminal



## 4. SERIAL-OUT terminal





## ABSOLUTE MAXIMUM RATINGS (Ta = 25°C)

| CHARACTERISTIC           | SYMBOL RATING    |                            | UNIT |
|--------------------------|------------------|----------------------------|------|
| Supply Voltage           | $V_{DD}$         | 0~7.0                      | V    |
| Output Voltage           | V <sub>CE</sub>  | -0.5~30                    | V    |
| Output Current           | lout             | 50                         | mA   |
| Input Voltage            | V <sub>IN</sub>  | -0.4~V <sub>DD</sub> + 0.4 | V    |
| GND Terminal Current     | I <sub>GND</sub> | 800                        | mA   |
| Clock Frequency          | f <sub>CK</sub>  | 2.5                        | MHz  |
| Power Dissipation (Note) | $P_{D}$          | 1.78                       | W    |
| Operating Temperature    | T <sub>opr</sub> | -40~85                     | °C   |
| Storage Temperature      | T <sub>stg</sub> | -55~150                    | °C   |

Note: Ambient temperature delated above 25  $^{\circ}$ C in the proportion of 14.2 mW /  $^{\circ}$ C.

## RECOMMENDED OPERATING CONDITION (Ta = -40~85°C unless otherwise noted)

| CHARACTERISTIC      |       | SYMBOL                 | TEST CONDITION    | MIN | TYP.    | MAX      | UNIT |
|---------------------|-------|------------------------|-------------------|-----|---------|----------|------|
| Supply Voltage      |       | $V_{DD}$               | _                 | 4.5 | 5.0     | 5.5      | V    |
| Output Voltage      |       | V <sub>OUT</sub>       | _                 | _   | _       | 30.0     | V    |
|                     | OUTn  | I <sub>OUT</sub>       | DC 1 circuit      | _   | _       | 45       |      |
| Output Current      | S-OUT | I <sub>OH</sub>        | _                 | _   | _       | -1.0     | mA   |
|                     | 3-001 | l <sub>OL</sub>        | _                 | _   | _       | 1.0      |      |
| Input Voltage       |       | V <sub>IN</sub>        | _                 | 0   | _       | $V_{DD}$ | V    |
| Data Set Up Time    |       | t <sub>setup (D)</sub> | _                 | 100 | _       | _        | ns   |
| Data Hold Time      |       | t <sub>hold (D)</sub>  | _                 | 20  | _       | _        | ns   |
| Data Set Up Time    |       | t <sub>setup (L)</sub> | _                 | 300 | _       | _        | ns   |
| Data Hold Time      |       | thold (L)              | _                 | 100 | 100 — — |          | ns   |
| Olaska Dukas Wiskle |       | tw clk                 | _                 | 100 |         |          | ns   |
| Clock Pulse Width   |       | tw CLK                 | _                 | 100 |         | _        | ns   |
| Latch Pulse Width   |       | t <sub>W LAT</sub>     | _                 | 300 |         |          | ns   |
| Later Fulse Width   |       | t <sub>W</sub> LAT     | _                 | 300 | ]       |          | ns   |
| Clock Frequency     |       | fcK                    | Cascade operation | _   |         | 2.0      | MHz  |
| Power Dissipation   |       | PD                     | Ta = 85°C         | _   | _       | 0.72     | W    |

## ELECTRICAL CHARACTERISTICS ( $V_{DD} = 5.0 \text{ V}$ , Ta = 25°C unless otherwise noted)

| CHARACTERISTIC           |                        | SYMBOL                  | TEST<br>CIR-<br>CUIT | TEST (                                                                        | CONDITION                    | MIN                    | TYP. | MAX             | UNIT  |
|--------------------------|------------------------|-------------------------|----------------------|-------------------------------------------------------------------------------|------------------------------|------------------------|------|-----------------|-------|
| Input Leakage<br>Current | "H" level              | VIH                     | _                    | _                                                                             |                              | 70%<br>V <sub>DD</sub> | _    | V <sub>DD</sub> | V     |
|                          | "L" level              | VIL                     | _                    |                                                                               | _                            | GND                    | _    | 30%V<br>DD      | V     |
| Output Leakage Cu        | ırrent                 | I <sub>OH</sub>         | _                    | V <sub>OH</sub> = 30V                                                         |                              |                        | _    | 10              | μA    |
| Output Votltage          | S-OUT                  | V <sub>OL</sub>         | _                    | I <sub>OL</sub> = +1.0 m/                                                     | I <sub>OL</sub> = +1.0 mA    |                        | _    | 0.4             | V     |
| Output Votltage          | S-OUT                  | V <sub>OH</sub>         | _                    | I <sub>OH</sub> = −1.0 mA                                                     |                              | 4.6                    | _    | _               |       |
|                          |                        | I <sub>OL1</sub>        | _                    | V <sub>CE</sub> = 0.7 V                                                       | R <sub>EXT</sub> = 560 Ω     | 35.2                   | 41.5 | 47.7            | ^     |
| Output Current 1         |                        | I <sub>OL2</sub>        | _                    | V <sub>CE</sub> = 0.4 V                                                       | (included $\Delta I_{OL1}$ ) | 33.1                   | 39.0 | 44.9            | mA    |
|                          | Delta I <sub>OUT</sub> | Δl <sub>OL1</sub>       | _                    | R <sub>EXT</sub> = 560 Ω<br>I <sub>OUT</sub> = 40 mA, V <sub>CE</sub> = 0.4 V |                              | _                      | ±3.0 | ±7.0            | %     |
| Supply Voltage Re        | gulation               | % / V <sub>DD</sub>     | _                    | R <sub>EXT</sub> = 560 Ω                                                      |                              | _                      | 18   | _               | % / V |
| Reference Voltage        |                        | V <sub>ref</sub>        | _                    | R <sub>EXT</sub> = 560 Ω, Ta = -40~85°C                                       |                              | _                      | 1.26 | _               | V     |
| Pull Up / Down Resister  |                        | R <sub>IN</sub>         | _                    | _                                                                             |                              | 100                    | 200  | 400             | kΩ    |
| Supply Current           | "OFF"                  | I <sub>DD</sub> (off) 1 | _                    | R <sub>EXT</sub> = OPE                                                        | N, OUTn = Off                | _                      | 0.4  | 0.6             |       |
|                          |                        | I <sub>DD (off) 2</sub> | _                    | R <sub>EXT</sub> = 560 C                                                      | Ω, OUTn = Off                | _                      | 6.5  | 10.0            | mA    |
|                          | "ON"                   | I <sub>DD</sub> (on)    | _                    | R <sub>EXT</sub> = 560 C                                                      | Ω, All output on             | _                      | 13.5 | 20.0            |       |

## **SWITCHING CHARACTERISTICS** (Ta = 25°C unless otherwise noted)

| CHARACTE                 | CHARACTERISTIC          |                        | TEST CONDITION                                                                                            | MIN | TYP. | MAX | UNIT |
|--------------------------|-------------------------|------------------------|-----------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                          | CLK-S-OUT               |                        |                                                                                                           | _   | 95   | 500 | ns   |
| Propagation Delay        | CLK- OUTn               | <b>.</b>               |                                                                                                           | _   | 130  | 500 |      |
| Time ("L" to "H")        | LATCH - OUTn            | t <sub>pLH</sub>       |                                                                                                           | _   | 130  | 500 |      |
|                          | EN - OUTn               |                        |                                                                                                           | _   | 130  | 500 |      |
|                          | CLK-S-OUT               |                        |                                                                                                           | _   | 95   | 720 |      |
| Propagation Delay        | CLK- OUTn               | <b>.</b>               |                                                                                                           | _   | 130  | 500 |      |
| Time ("H" to "L")        | LATCH - OUTn            | t <sub>pHL</sub>       |                                                                                                           | _   | 130  | 500 | ns   |
|                          | EN - OUTn               |                        |                                                                                                           | _   | 130  | 500 | 1    |
| Maximum Clock Fred       | Maximum Clock Frequency |                        | V <sub>DD</sub> = 5.0 V                                                                                   | 2.0 | _    | 2.5 | MHz  |
| Minimum Pulse            | CLK                     | tw clk                 | $V_{CE} = 1.0 \text{ V}$ $V_{IH} = V_{DD}$ $V_{IL} = GNK$ $f_{CK} = 2 \text{ MHz}$ $R_{EXT} = 560 \Omega$ | _   | 45   | 80  | ns   |
| Width                    | LATCH                   | t <sub>W</sub> LAT     |                                                                                                           | _   | 10   | 50  |      |
| Data Set Up Time         |                         | t <sub>setup (D)</sub> |                                                                                                           | _   | 17   | 50  | - ns |
| Data Hold Time           |                         | t <sub>hold (D)</sub>  | I <sub>OUT</sub> = 30 mA                                                                                  | _   | -7   | 10  |      |
| Latch Set Up Time        | LH                      | t LAT setup            |                                                                                                           | _   | 70   | 200 | ns   |
| Later Set Op Time        | HL                      |                        |                                                                                                           |     | 70   | 200 |      |
| Latch Hold Time          | LH                      | t <sub>LAT</sub> hold  |                                                                                                           | _   | -70  | 50  | ns   |
| Later Flore Time         | HL                      |                        |                                                                                                           | 1   | -70  | 50  | 115  |
| Maximum Clock Rise Time  |                         | t <sub>r</sub>         |                                                                                                           |     | _    | 10  |      |
| Maximum Clock Fall Time  |                         | t <sub>f</sub>         |                                                                                                           | _   | _    | 10  | μs   |
| Maximum Output Rise Time |                         | t <sub>or</sub>        |                                                                                                           | _   | 35   | 80  | 200  |
| Maximum Output Fall Time |                         | t <sub>of</sub>        |                                                                                                           | _   | 40   | 80  | ns   |

Note 1: Cascade operation

## DC CHARACTERISTIC TEST CIRCUIT



## **AC CHARACTERISTIC TEST CIRCUIT**



## **TIMING WAVE FORM**

## 1. CLOCK-SERIAL OUT, OUTn



## 2. CLOCK-LATCH



## 3. ENABLE













 $I_{OUT}$  (mA) = {1.26 (V)/R<sub>EXT</sub> ( $\Omega$ )} × 18.4

## **APPLICATION CIRCUIT**



## **PRECAUTIONS for USING**

Utmost care is necessary in the design of the output line,  $V_{CC}$  ( $V_{DD}$ ) and GND line since IC may be destroyed due to short–circuit between outputs, air contamination fault, or fault by improper grounding.

## **Package Dimensions**



Weight: 1.22 g (typ.)

#### **Notes on Contents**

## 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

## 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

To shiba does not grant any license to any industrial property rights by providing these examples of application circuits.

## 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

## IC Usage Considerations

#### Notes on Handling of ICs

- (1) The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.

  Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.
- (4) Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion. In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.
- (5) Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator.

  If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

#### Points to Remember on Handling of ICs

(1) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (Tj) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

(2) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

### **RESTRICTIONS ON PRODUCT USE**

060116EBA

- The information contained herein is subject to change without notice. 021023\_D
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023\_A
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106\_Q
- The information contained herein is presented only as a guide for the applications of our products. No
  responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which
  may result from its use. No license is granted by implication or otherwise under any patent or patent rights of
  TOSHIBA or others. 021023\_c

14

• The products described in this document are subject to the foreign exchange and foreign trade laws. 021023\_E