

# LM5067

# Negative Hot Swap / Inrush Current Controller with Power Limiting

# **General Description**

The LM5067 negative hot swap controller provides intelligent control of the power supply connections during insertion and removal of circuit cards from a live system backplane or other "hot" power sources. The LM5067 provides in-rush current control to limit system voltage droop and transients. The current limit and power dissipation in the external series pass N-Channel MOSFET are programmable, ensuring operation within the Safe Operating Area (SOA). In addition, the LM5067 provides circuit protection by monitoring for overcurrent and over-voltage conditions. The POWER GOOD output indicates when the output voltage is close to the input voltage. The input under-voltage and over-voltage lockout levels and hysteresis are programmable, as well as the fault detection time. The LM5067-1 latches off after a fault detection, while the LM5067-2 automatically attempts restarts at a fixed duty cycle. The LM5067 is available in a 10 pin MSOP and a 10 pin LLP package.

# **Features**

- Wide operating range: -9V to -80V
- In-rush current limit for safe board insertion into live power sources
- Programmable maximum power dissipation in the external pass device

- Adjustable current limit
- Circuit breaker function for severe over-current events
- Adjustable under-voltage lockout (UVLO) and hysteresis
- Adjustable over-voltage lockout (OVLO) and hysteresis
- Initial insertion timer allows ringing and transients to subside after system connection
- Programmable fault timer avoids nuisance trips
- Active high open drain POWER GOOD output
- Available in latched fault and automatic restart versions

# **Applications**

- Server Backplane Systems
- In-Rush Current Limiting
- Solid State Circuit Breaker
- Transient Voltage Protector
- Solid State Relay
- Under-voltage Lock-out
- Power Good Detector/Indicator

# **Package**

- MSOP-10
- LLP-10

# **Typical Application**



Negative Power Bus In-Rush and Fault Protection

# **Connection Diagrams**



# **Ordering Information**

| Order Number | Fault Response | Package Type | NSC Package Drawing | Supplied As                 |
|--------------|----------------|--------------|---------------------|-----------------------------|
| LM5067MM-1   | Latch Off      |              |                     | 1000 Units on Tape and Reel |
| LM5067MMX-1  | Latch Off      | MSOP-10      | MUB10A              | 3500 Units on Tape and Reel |
| LM5067MM-2   | Auto Restart   |              |                     | 1000 Units on Tape and Reel |
| LM5067MMX-2  | Auto Restart   |              |                     | 3500 Units on Tape and Reel |
| LM5067SD-1   | Latch Off      | -<br>LLP-10  | .P-10 SDA10A -      | Available Soon              |
| LM5067SDX-1  | Latch Off      |              |                     | Available Soon              |
| LM5067SD-2   | Auto Restart   |              |                     | Available Soon              |
| LM5067SDX-2  | Auto Restart   |              |                     | Available Soon              |

# **Pin Descriptions**

| Pin<br># | Name        | Description              | Applications Information                                                                                                                                                                                                                                               |
|----------|-------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | VCC         | Positive supply input    | Connect to system ground through a resistor. Connect a bypass capacitor to VEE. The voltage from VCC to VEE is nominally 13V set by an internal zener diode.                                                                                                           |
| 2        | UVLO/<br>EN | Under-voltage<br>lockout | An external resistor divider from the system input voltage sets the under-voltage turn-on threshold. The enable threshold at the pin is 2.5V above VEE. An internal 22 $\mu$ A current source provides hysteresis. This pin can be used for remote enable and disable. |
| 3        | OVLO        | Over-voltage lockout     | An external resistor divider from the system input voltage sets the over-voltage turn-off threshold. The disable threshold at the pin is 2.5V above VEE. An internal 22 $\mu$ A current source provides hysteresis.                                                    |
| 4        | PWR         | Power limit set          | An external resistor at this pin, in conjunction with the current sense resistor ( $R_S$ ), sets the maximum power dissipation in the external series pass MOSFET.                                                                                                     |
| 5        | VEE         | Negative supply input    | Connect to the system negative supply voltage (typically -48V).                                                                                                                                                                                                        |
| 6        | TIMER       | Timing capacitor         | An external capacitor at this pin sets the insertion time delay and the fault timeout period. The capacitor also sets the restart timing of the LM5067-2.                                                                                                              |
| 7        | SENSE       | Current sense input      | The voltage across the current sense resistor ( $R_{\rm S}$ ) is measured from VEE to this pin. If the voltage across $R_{\rm S}$ reaches 50 mV the load current is limited and the fault timer activates.                                                             |
| 8        | GATE        | Gate drive output        | Connect to the external N-channel MOSFET's gate.                                                                                                                                                                                                                       |
| 9        | OUT         | Output feedback          | Connect to the external MOSFET's drain. Internally used to determine the MOSFET $V_{DS}$ voltage for power limiting, and to control the PGD output pin.                                                                                                                |
| 10       | PGD         | Power Good<br>indicator  | An open drain output capable of sustaining 80V when off. When the external MOSFET $V_{DS}$ decreases below 1.23V the PGD pin switches high. When the external MOSFET $V_{DS}$ increases above $\approxeq 2.5V$ the PGD pin switches low.                               |

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 Current into VCC (100 μs pulse)
 100 mA

 OUT, PGD to VEE
 -0.3V to 100V

 UVLO, OVLO to VEE
 -0.3V to 17V

 SENSE to VEE
 -0.3V to +0.3V

 ESD Rating (Note 2)
 2kV

 Human Body Model

Storage Temperature  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$  Junction Temperature  $+150^{\circ}\text{C}$ 

# **Operating Ratings**

Current into VCC (Note 5) 2 mA (min)
OUT Voltage above VEE 0V to 80V
PGD Off Voltage above VEE 0V to 80V

Junction Temperature -40°C to +125°C

**Electrical Characteristics** Limits in standard type are for  $T_J = 25$ °C only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25$ °C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $I_{CC} = 2$  mA, OUT Pin = 48V above VEE, all voltages are with respect to VEE. See (Note 3).

| Symbol                | Parameter                                  | Conditions                                             | Min.  | Тур. | Max.  | Units |
|-----------------------|--------------------------------------------|--------------------------------------------------------|-------|------|-------|-------|
| Input                 | •                                          | •                                                      |       |      |       |       |
| $V_Z$                 | Operating voltage, VCC – VEE               | I <sub>CC</sub> = 2 mA, UVLO = 5V                      | 12.35 | 13   | 13.65 | V     |
| I <sub>CC-EN</sub>    | Internal operating current, enabled        | VCC-VEE = 11V,                                         |       | 0.8  | 1     | mA    |
|                       |                                            | UVLO = 5V                                              |       |      |       |       |
| I <sub>CC-DIS</sub>   | Internal operating current, disabled       | VCC-VEE = 11V,                                         |       | 480  | 660   | μΑ    |
|                       |                                            | UVLO = 2V                                              |       |      |       |       |
| POR <sub>IT</sub>     | Threshold voltage to start insertion timer | VCC-VEE increasing                                     |       | 7.7  | 8.2   | V     |
| POR <sub>EN</sub>     | Threshold voltage to enable all functions  | VCC-VEE increasing                                     |       | 8.4  | 8.7   | V     |
| POR <sub>EN-HYS</sub> | POR <sub>EN</sub> hysteresis               | VCC-VEE decreasing                                     |       | 125  |       | mV    |
| OUT Pin               |                                            |                                                        | -     | 2    |       |       |
| I <sub>OUT-EN</sub>   | OUT bias current, enabled                  | OUT = VEE, Normal operation                            |       | 0.1  |       | μΑ    |
| I <sub>OUT-DIS</sub>  | OUT bias current, disabled                 | Disabled, OUT = VEE + 48V                              |       | 50   |       |       |
| SENSE Pin             | •                                          | •                                                      |       | •    | •     |       |
| I <sub>SNS-EN</sub>   | SENSE bias current, enabled                | OUT = VEE, Normal operation                            |       | -6   |       | μΑ    |
| I <sub>SNS-DIS</sub>  | SENSE bias current, disabled               | Disabled, OUT = VEE + 48V                              |       | -50  |       |       |
| UVLO, OVLO Pin:       | S                                          |                                                        |       |      |       |       |
| UVLO <sub>TH</sub>    | UVLO threshold                             |                                                        | 2.45  | 2.5  | 2.55  | V     |
| UVLO <sub>HYS</sub>   | UVLO hysteresis current                    | UVLO = VEE + 2V                                        | 10    | 22   | 34    | μA    |
| UVLO <sub>DEL</sub>   | UVLO delay                                 | Delay to GATE high                                     |       | 26   |       | μs    |
| 522                   |                                            | Delay to GATE low                                      |       | 12   |       | μs    |
| UVLO <sub>BIAS</sub>  | UVLO bias current                          | UVLO = VEE + 5V                                        |       |      | 1     | μA    |
| OVLO <sub>TH</sub>    | OVLO threshold                             |                                                        | 2.43  | 2.5  | 2.57  | V     |
| OVLO <sub>HYS</sub>   | OVLO hysteresis current                    | OVLO = VEE+2.8V                                        | -34   | -22  | -10   | μA    |
| OVLO <sub>DEL</sub>   | OVLO delay                                 | Delay to GATE high                                     |       | 26   |       | μs    |
| 522                   |                                            | Delay to GATE low                                      |       | 12   |       | μs    |
| OVLO <sub>BIAS</sub>  | OVLO bias current                          | OVLO = VEE + 2.4V                                      |       |      | 1     | μA    |
| Gate Control (GA      | TE Pin)                                    |                                                        | !     | !    |       |       |
| I <sub>GATE</sub>     | Source current                             | Normal Operation                                       | -72   | -52  | -32   | μΑ    |
| ani.                  | Sink current                               | UVLO < 2.5V                                            | 1.9   | 2.2  | 2.68  | mA    |
|                       |                                            | SENSE - VEE =150 mV or                                 | 45    | 110  | 200   |       |
|                       |                                            | VCC - VEE < POR <sub>IT</sub> , V <sub>GATE</sub> = 5V |       |      |       |       |
| $V_{GATE}$            | Gate output voltage in normal operation    | GATE-VEE voltage                                       |       | Vz   |       | V     |

| Symbol             | Parameter                               | Conditions                                   | Min.                           | Тур. | Max.  | Units |
|--------------------|-----------------------------------------|----------------------------------------------|--------------------------------|------|-------|-------|
| Current Limit      |                                         | •                                            | •                              |      |       |       |
| V <sub>CL</sub>    | Threshold voltage                       | SENSE - VEE voltage                          | <b>44</b> 50                   |      | 56    | mV    |
| t <sub>CL</sub>    | Response time                           | SENSE - VEE stepped from 0 mV                |                                | 25   | 25    |       |
| -                  |                                         | to 80 mV                                     |                                |      |       |       |
| Circuit Breaker    |                                         |                                              |                                |      |       |       |
| $V_{CB}$           | Threshold voltage                       | SENSE - VEE voltage                          | 70                             | 100  | 130   | mV    |
| t <sub>CB</sub>    | Response time                           | SENSE - VEE stepped from 0 mV                | E - VEE stepped from 0 mV 0.65 |      | 1.0   | μs    |
|                    |                                         | to 150 mV, time to GATE low, no              |                                |      |       |       |
|                    |                                         | load                                         |                                |      |       |       |
| Power Limit (PW    |                                         | 1                                            |                                |      |       |       |
| $PWR_{LIM}$        | Power limit sense voltage (SENSE - VEE) | OUT - SENSE = 24V, $R_{PWR} = 75$            | 16.5                           | 22   | 27.5  | mV    |
|                    |                                         | kΩ                                           |                                |      |       |       |
| I <sub>PWR</sub>   | PWR pin current                         | V <sub>PWR</sub> = 2.5V                      |                                | -23  |       | μA    |
| Timer (TIMER Pir   | 1)                                      |                                              |                                |      |       |       |
| $V_{TMRH}$         | Upper threshold                         |                                              | 3.76                           | 4    | 4.16  | V     |
| $V_{TMRL}$         | Lower threshold                         | Restart cycles (LM5067-2)                    | 1.18                           | 1.25 | 1.32  | V     |
|                    |                                         | End of 8th cycle (LM5067-2)                  |                                | 0.3  |       | V     |
|                    |                                         | Re-enable threshold (LM5067-1)               |                                | 0.3  |       | V     |
| I <sub>TIMER</sub> | Insertion time current                  | TIMER pin = 2V                               | -9.5                           | -6   | -2.5  | μΑ    |
|                    | Sink current, end of insertion time     | TIMER pin = 2V                               | 1.2                            | 1.55 | 1.9   | mA    |
|                    | Fault detection current                 | TIMER pin = 2V                               | -140                           | -85  | -44   | μΑ    |
|                    | Sink current, end of fault time         |                                              | 0.9                            | 2.5  | 4.25  | μΑ    |
| $DC_FAULT$         | Fault Restart Duty Cycle                | LM5067-2                                     |                                | 0.5  |       | %     |
| t <sub>FAULT</sub> | Fault to GATE low delay                 | TIMER pin reaches 4.0V                       |                                | 15   |       | μs    |
| Power Good (PG     | D Pin)                                  |                                              |                                |      |       |       |
| PGD <sub>TH</sub>  | Threshold measured at OUT - SENSE       | Decreasing                                   | 1.162                          | 1.23 | 1.285 | V     |
|                    |                                         | Increasing, relative to decreasing threshold | 1.143                          | 1.25 | 1.325 |       |
| PGD <sub>VOL</sub> | Output low voltage                      | I <sub>SINK</sub> = 2 mA                     |                                | 60   | 150   | mV    |
| PGD <sub>IOH</sub> | Off leakage current                     | V <sub>PGD</sub> = 80V                       |                                |      | 5     | μA    |
| Thermal Resistar   | nce (Note 6)                            | . 22                                         |                                |      |       |       |
| $\theta_{JA}$      | Junction to Ambient                     | MSOP package                                 |                                | 94   |       | °C/W  |
| JA                 |                                         | LLP package                                  |                                | 52   |       | ĺ     |
| $\theta_{ m JC}$   | Junction to Case                        | MSOP package                                 |                                | 44   |       | °C/W  |
| JC                 |                                         | LLP package                                  |                                | 9.4  |       | l     |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and conditions see the Electrical Characteristics.

Note 2: The human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor into each pin.

Note 3: Current out of a pin is indicated as a negative value.

Note 4: For detailed information on soldering plastic MSOP and LLP packages refer to the Packaging Databook available from National Semiconductor Corporation.

Note 5: Maximum continuous current into VCC is limited by power dissipation and die temperature. See the Thermal Considerations section.

Note 6: Tested on a 4 layer JEDEC board with 2 vias under the package. See JEDEC standards JESD51-7 and JESD51-3. See the Thermal Considerations section.

# **Typical Performance Characteristics** Unless otherwise specified the following conditions apply: T<sub>J</sub> = 25°C



30030904

30030908

5



**OUT Pin Current vs. System Voltage** 



 $I_{CC}$  vs. Operating Voltage - Enabled



30030905

# SENSE Pin Current vs. System Voltage



30030907

#### **GATE Source Current vs. Operating Voltage**



30030909

# **GATE Pull-Down Current, Circuit Breaker vs. GATE Voltage**





# UVLO & OVLO Hysteresis Current vs. Temperature



MOSFET Power Dissipation Limit vs.  $R_{PWR}$  and  $R_{S}$ 







#### **V<sub>Z</sub>** Operating Voltage vs. Temperature



#### **Current Limit Threshold vs. Temperature**



#### 3003091

#### Power Limit Threshold vs. Temperature



# GATE Pull-Down Current, Circuit Breaker vs. Temperature



#### Circuit Breaker Threshold vs. Temperature



30030918

#### **Gate Source Current vs. Temperature**



30030920

# PGD Pin Low Voltage vs. Temperature



30030922

# 8.6 8.5 8.4 8.4 8.4 8.2 40 -20 0 20 40 60 80 100 120 JUNCTION TEMPERATURE (°C)

## **TIMER Pin Fault Detection Current vs. Temperature**







www.national.com

8

# **Block Diagram**



GND > **≸**RIN LOAD  $\mathsf{C}_{\mathsf{IN}}$ R1**≷** R<sub>PG</sub>**≷** VCC PGD UVLO/EN LM5067 OVLO OUT VEE SENSE GATE TIMER **Š**R<sub>PWR</sub> Q1  $\mathsf{R}_\mathsf{S}$  $\mathsf{V}_{\mathsf{SYS}}$ (-48V) 30030928

**FIGURE 1. Basic Application Circuit** 

# **Functional Description**

The LM5067 is designed to control the in-rush current to the load upon insertion of a circuit card into a live backplane or other "hot" power source, thereby limiting the voltage sag on the backplane's supply voltage, and the dV/dt of the voltage applied to the load. Effects on other circuits in the system are minimized, preventing possible unintended resets. During the system power up, the maximum power dissipation in the series pass device is limited to a safe value within the device's Safe Operating Area (SOA). After the system power up is complete, the LM5067 monitors the load for excessive currents due to a fault or short circuit at the load. Limiting the load current and/or the power in the external MOSFET for an ex-

tended period of time results in the shutdown of the series pass MOSFET. After a fault event, the LM5067-1 latches off until the circuit is re-enabled by external control, while the LM5067-2 automatically restarts with defined timing. The circuit breaker function quickly switches off the series pass device upon detection of a severe over-current condition caused by, e.g. a short circuit at the load. The Power Good (PGD) output pin indicates when the output voltage is close to the normal operating value. Programmable under-voltage lock-out (UVLO) and over-voltage lock-out (OVLO) circuits shut down the LM5067 when the system input voltage is outside the desired operating range. The typical configuration of a circuit card with LM5067 hot swap protection is shown in Figure 2.



FIGURE 2. LM5067 Application

The LM5067 can be used in a variety of applications, other than plug-in boards, to monitor for excessive load current, provide transient protection, and ensuring the voltage to the load is within preferred limits. The circuit breaker function protects the system from a sudden short circuit at the load. Use of the UVLO/EN pin allows the LM5067 to be used as a solid state relay. The PGD output provides a status indication of the voltage at the load relative to the input system voltage.

# **Power Up Sequence**

The system voltage range of the LM5067 is -9V to -80V, with a transient capability to -100V. Referring to the Block Diagram and Figures 1 and 3, as the system voltage ( $V_{SYS}$ ) initially increases from zero, the external N-channel MOSFET (Q1) is held off by an internal 110 mA pull-down current at the GATE pin. The strong pull-down current at the GATE pin prevents an inadvertent turn-on as the MOSFET's gate-to-drain (Miller) capacitance is charged. When the operating voltage of the LM5067 (VCC - VEE) reaches the POR<sub>IT</sub> threshold (7.7V) the insertion timer starts. During the insertion time, the capacitor at the TIMER pin (C<sub>T</sub>) is charged by a 6 µA current source, and Q1 is held off by a 2.2 mA pull-down current at the GATE pin regardless of the system voltage. The insertion time delay allows ringing and transients at V<sub>SYS</sub> to settle before Q1 can be enabled. The insertion time ends when the TIMER pin voltage reaches 4.0V above VEE, and C<sub>T</sub> is then quickly discharged by an internal 1.5 mA pull-down current. After the insertion time, the LM5067 control circuitry is enabled when

the operating voltage reaches the POR<sub>EN</sub> threshold (8.4V). As  $V_{\rm SYS}$  continues to increase, the LM5067 operating voltage is limited at  $\approxeq$ 13V by an internal zener diode. The remainder of the system voltage is dropped across the input resistor  $R_{\rm IN}$ .

The GATE pin switches on Q1 when V<sub>SYS</sub> exceeds the UVLO threshold (UVLO pin >2.5V above VEE). If V<sub>SYS</sub> exceeds the UVLO threshold at the end of the insertion time, Q1 is switched on at that time. The GATE pin sources 52  $\mu A$  to charge Q1's gate capacitance. The maximum gate-to-source voltage of Q1 is limited by the LM5067's operating voltage (V<sub>7</sub>) to approximately 13V. During power up, as the voltage at the OUT pin increases in magnitude with respect to Ground, the LM5067 monitors Q1's drain current and power dissipation. In-rush current limiting and/or power limiting circuits actively control the current delivered to the load. During the in-rush limiting interval (t2 in Figure 3) an internal current source charges C<sub>T</sub> at the TIMER pin. When the load current reduces from the limiting value to a value determined by the load the in-rush limiting interval is complete and C<sub>T</sub> is discharged. The PGD pin switches high when the voltage at the OUT pin reaches to within 1.25V of the voltage at the SENSE

If the TIMER pin voltage reaches 4.0V before in-rush current limiting or power limiting ceases (during t2), a fault is declared and Q1 is turned off. See the Fault Timer & Restart section for a complete description of the fault mode.



FIGURE 3. Power Up Sequence (Current Limit only)

# **Operating Voltage**

The LM5067 operating voltage is the voltage from VCC to VEE. The maximum operating voltage is set by an internal 13V zener diode. With the IC connected as shown in Figure 1, the LM5067 controller operates in the voltage range between VEE and VEE+13V. The remainder of the system voltage is dropped across the input resistor  $\rm R_{IN}$ , which must be selected to pass at least 2 mA into the LM5067 at the minimum system voltage.

#### **Gate Control**

The external N-channel MOSFET is turned on when the GATE pin sources 52  $\mu A$  to enhance the gate. During normal operation (t3 in Figure 3) Q1's gate is held charged to approximately 13V above VEE, typically within 20 mV of the voltage at VCC. If the maximum  $V_{GS}$  rating of Q1 is less than 13V, a lower voltage external zener diode must be added between the GATE and SENSE pins. The external zener diode must have a forward current rating of at least 110 mA.

When the system voltage is initially applied (before the operating voltage reaches the  $POR_{IT}$  threshold), the GATE pin is held low by a 110 mA pull-down current. The pull-down current helps prevent an inadvertent turn-on of the MOSFET through its drain-gate capacitance as the applied system voltage increases.

During the insertion time (t1 in Figure 3) the GATE pin is held low by a 2.2 mA pull-down current. This maintains Q1 in the off-state until the end of t1, regardless of the voltage at VCC and UVLO.

Following the insertion time, during t2 in Figure 3, the gate voltage of Q1 is modulated to keep the current or Q1's power dissipation level from exceeding the programmed levels. Current limiting and power limiting are considered fault conditions, during which the voltage on the TIMER pin capacitor increases. If the current and power limiting cease before the TIMER pin reaches 4V the TIMER pin capacitor is discharged, and the circuit enters normal operation. See the Fault Timer & Restart paragraph for details on the fault timer.

If the system input voltage falls below the UVLO threshold, or rises above the OVLO threshold, the GATE pin is pulled low by the 2.2 mA pull-down current to switch off Q1.



FIGURE 4. Gate Control

# **Current Limit**

The current limit threshold is reached when the voltage across the sense resistor  $\rm R_{\rm S}$  (SENSE to VEE) reaches 50 mV. In the current limiting condition, the GATE voltage is controlled to limit the current in MOSFET Q1. While the current limit circuit is active, the fault timer is active as described in the Fault Timer & Restart section. If the load current reduces below the current limit threshold before the end of the Fault Timeout Period, the LM5067 resumes normal operation. For proper operation, the  $\rm R_{\rm S}$  resistor value should be no larger than 100 mO.

## **Circuit Breaker**

If the load current increases rapidly (e.g., the load is short-circuited) the current in the sense resistor ( $\rm R_S$ ) may exceed the current limit threshold before the current limit control loop is able to respond. If the current exceeds approximately twice the current limit threshold (100 mV/R\_S), Q1's gate is quickly pulled down by the 110 mA pull-down current at the GATE pin, and a Fault Timeout Period begins. When the voltage across  $\rm R_S$  falls below 100 mV the 110 mA pull-down current at the GATE pin is switched off, and the gate voltage of Q1 is then determined by the current limit or the power limit functions. If the TIMER pin reaches 4.0V before the current limiting or power limiting condition ceases, Q1 is switched off by the 2.2 mA pull-down current at the GATE pin as described in the Fault Timer & Restart section.

#### **Power Limit**

An important feature of the LM5067 is the MOSFET power limiting. The Power Limit function can be used to maintain the maximum power dissipation of MOSFET Q1 within the device SOA rating. The LM5067 determines the power dissipation in Q1 by monitoring its drain-source voltage (OUT to SENSE),

and the drain current through the sense resistor (SENSE to VEE). The product of the current and voltage is compared to the power limit threshold programmed by the resistor at the PWR pin. If the power dissipation reaches the limiting threshold, the GATE voltage is modulated to reduce the current in Q1, and the fault timer is active as described in the Fault Timer & Restart section.

## **Fault Timer & Restart**

When the current limit or power limit threshold is reached during turn-on or as a result of a fault condition, the gate-to-source voltage of Q1 is modulated to regulate the load current and power dissipation in Q1. When either limiting function is active, an 85  $\mu A$  fault timer current source charges the external capacitor ( $C_T$ ) at the TIMER pin as shown in Figure 6 (Fault Timeout Period). If the fault condition subsides before the TIMER pin reaches 4.0V, the LM5067 returns to the normal operating mode and  $C_T$  is discharged by the 2.5  $\mu A$  current sink. If the TIMER pin reaches 4.0V during the Fault Timeout Period, Q1 is switched off by a 2.2 mA pull-down current at the GATE pin. The subsequent restart procedure depends on which version of the LM5067 is in use.

The LM5067-1 latches the GATE pin low at the end of the Fault Timeout Period, and  $C_{T}$  is discharged by the 2.5  $\mu A$  fault current sink. The GATE pin is held low until a power up sequence is externally initiated by cycling the input voltage (V\_{SYS}), or momentarily pulling the UVLO/EN pin within 2.5V of VEE with an open-collector or open-drain device as shown in Figure 5. The voltage across  $C_{T}$  must be <0.3V for the restart procedure to be effective.



FIGURE 5. Latched Fault Restart Control

The LM5067-2 provides an automatic restart sequence which consists of the TIMER pin cycling between 4.0V and 1.25V seven times after the Fault Timeout Period, as shown in Figure 6. The period of each cycle is determined by the 85  $\mu A$  charging current, and the 2.5  $\mu A$  discharge current, and the value of the capacitor  $C_T$ . When the TIMER pin reaches 0.3V during the eighth high-to-low ramp, the 52  $\mu A$  current source at the GATE pin turns on Q1. If the fault condition is still present, the Fault Timeout Period and the restart cycle repeat.



FIGURE 6. Restart Sequence (LM5067-2)

# **Under-Voltage Lock-Out (UVLO)**

The series pass MOSFET (Q1) is enabled when the input supply voltage ( $V_{SYS}$ ) is within the operating range defined by the programmable under-voltage lockout (UVLO) and over-voltage lock-out (OVLO) levels. Typically the UVLO level at  $V_{SYS}$  is set with a resistor divider (R1-R3) as shown in Figure 1. When  $V_{SYS}$  is less than the UVLO level, the internal 22  $\mu A$  current sink at UVLO/EN is enabled, the current source at OVLO is off, and Q1 is held off by the 2.2 mA pull-down current at the GATE pin.  $V_{SYS}$  reaches its UVLO level when the voltage at the UVLO/EN pin reaches 2.5V above VEE. Upon reaching the UVLO level, the 22  $\mu A$  current sink at the UVLO/EN pin is switched off, increasing the voltage at the pin, providing hysteresis for this threshold. With the UVLO/EN pin above 2.5V, Q1 is switched on by the 52  $\mu A$  current source at the GATE pin.

See the Applications Section for a procedure to calculate the values of the threshold setting resistors (R1-R3). The minimum possible UVLO level can be set by connecting the UVLO/EN pin to VCC. In this case Q1 is enabled when the operating voltage (VCC – VEE) reaches the  $POR_{EN}$  threshold (8.4V).

# **Over-Voltage Lock-Out (OVLO)**

The series pass MOSFET (Q1) is enabled when the input supply voltage ( $V_{SYS}$ ) is within the operating range defined by the programmable under-voltage lockout (UVLO) and over-voltage lock-out (OVLO) levels. Typically the OVLO level at  $V_{SYS}$  is set with a resistor divider (R1-R3) as shown in Figure 1. If  $V_{SYS}$  raises the OVLO pin voltage more than 2.5V above VEE Q1 is switched off by the 2.2 mA pull-down current at the GATE pin, denying power to the load. When the OVLO pin is above 2.5V, the internal 22  $\mu A$  current source at OVLO is switched on, raising the voltage at OVLO and providing threshold hysteresis. When the voltage at the OVLO pin is reduced below 2.5V the 22  $\mu A$  current source is switched off, and Q1 is enabled. See the Applications Section for a procedure to calculate the threshold setting resistor values.

# Shutdown/Enable Control

See the Applications Information section for a description of how to use the UVLO/EN pin and/or the OVLO pin for remote shutdown and enable control of the LM5067.

# **Power Good Pin**

The Power Good output indicator pin (PGD) is connected to the drain of an internal N-channel MOSFET. An external pull-up resistor is required at PGD to an appropriate voltage to indicate the status to downstream circuitry. The off-state voltage at the PGD pin must be more positive than VEE, and can be up to 80V above VEE with transient capability to 100V. PGD is switched high at the end of the turn-on sequence when the voltage from OUT to SENSE (the external MOSFET's  $\rm V_{DS}$ ) decreases below 1.23V. PGD switches low if the MOSFET's  $\rm V_{DS}$  increases past 2.5V, if the system input voltage goes below the UVLO threshold or above the OVLO threshold, or if a fault is detected. The PGD output is high when the operating voltage (VCC-VEE) is less than 2V.

# Application Information (Refer to *Figure 1*)

#### R<sub>IN</sub>, C<sub>IN</sub>

The LM5067 operating voltage is determined by an internal 13V shunt regulator which receives its current from the system voltage via  $\rm R_{IN}.$  When the system voltage exceeds 13V, the LM5067 operating voltage (VCC – VEE) is between VEE and VEE+13V. The remainder of the system voltage is dropped across the input resistor  $\rm R_{IN},$  which must be selected to pass at least 2 mA into the LM5067 at the minimum system voltage. The resistor's power rating must be selected based on the power dissipation at maximum system voltage, calculated from:

$$P_{RIN} = (V_{SYS(max)} - 13V)^2 / R_{IN}$$

#### **CURRENT LIMIT, Rs**

The LM5067 monitors the current in the external MOSFET (Q1) by measuring the voltage across the sense resistor

 $(\mbox{\bf R}_{\mbox{\bf S}}),$  connected from SENSE to VEE. The required resistor value is calculated from:

$$R_{S} = \frac{50 \text{ mV}}{I_{LIM}}$$
 (1)

where I<sub>LIM</sub> is the desired current limit threshold. When the voltage across  $R_{\rm S}$  reaches 50 mV, the current limit circuit modulates the gate of Q1 to regulate the current at I<sub>LIM</sub>. While the current limiting circuit is active, the fault timer is active as described in the Fault Timer & Restart section. For proper operation,  $R_{\rm S}$  must be no larger than 100 m $\Omega$ .

While the maximum load current in normal operation can be used to determine the required power rating for resistor  $R_{\rm S}$ , basing it on the current limit value provides a more reliable design since the circuit can operate near the current limit threshold continuously. The resistor's surge capability must also be considered since the circuit breaker threshold is approximately twice the current limit threshold. Connections from  $R_{\rm S}$  to the LM5067 should be made using Kelvin techniques. In the suggested layout of Figure 7 the small pads at the upper corners of the sense resistor connect only to the sense resistor terminals, and not to the traces carrying the high current. With this technique, only the voltage across the sense resistor is applied to VEE and SENSE, eliminating the voltage drop across the high current solder connections.



**FIGURE 7. Sense Resistor Connections** 

#### **POWER LIMIT THRESHOLD**

The LM5067 determines the power dissipation in the external MOSFET (Q1) by monitoring the drain current (the current in  $\rm R_{\rm S}$ ), and the  $\rm V_{\rm DS}$  of Q1 (OUT to SENSE pins). The resistor at the PWR pin ( $\rm R_{\rm PWR}$ ) sets the maximum power dissipation for Q1, and is calculated from the following equation:

$$R_{PWR} = 1.42 \times 10^5 \times R_S \times P_{FET(LIM)}$$
 (2)

where  $P_{\text{FET(LIM)}}$  is the desired power limit threshold for Q1, and  $R_{\text{S}}$  is the current sense resistor described in the Current Limit section. For example, if  $R_{\text{S}}$  is 10 m $\Omega$ , and the desired power limit threshold is 60W,  $R_{\text{PWR}}$  calculates to 85.2 k $\Omega$ . If Q1's power dissipation reaches the power limit threshold, Q1's gate is modulated to control the load current, keeping Q1's power from exceeding the threshold. For proper operation of the power limiting feature,  $R_{\text{PWR}}$  must be  $\leq$ 150 k $\Omega$ . While the power limiting circuit is active, the fault timer is active as described in the Fault Timer & Restart section. Typically, power limit is reached during startup, or when the  $V_{\text{DS}}$  of Q1 increases due to a severe overload or short circuit.

The programmed maximum power dissipation should have a reasonable margin relative to the maximum power defined by

the SOA chart if the LM5067-2 is used since the FET will be repeatedly stressed during fault restart cycles. The FET manufacturer should be consulted for guidelines. The PWR pin can be left open if the application does not require use of the power limit function.

#### **TURN-ON TIME**

The output turn-on time depends on whether the LM5067 operates in current limit only, or in both power limit and current limit, during turn-on.

A) Turn-on with current limit only: If the current limit threshold is less than the current defined by the power limit threshold at maximum  $V_{\rm DS}$  the circuit operates only at the current limit threshold during turn-on. Referring to Figure 10a, as the drain current reaches  $I_{\rm LIM}$ , the gate-to-source voltage is controlled at  $V_{\rm GSL}$  to maintain the current at  $I_{\rm LIM}$ . As the output voltage reaches its final value ( $V_{\rm DS} \approxeq 0V$ ) the drain current reduces to the value defined by the load, and the gate is charged to approximately 13V ( $V_{\rm GATE}$ ). The time for the OUT pin voltage to transition from zero volts to  $V_{\rm SYS}$  is equal to:

$$t_{ON} = \frac{V_{SYS} \times C_L}{I_{LIM}}$$

where  $C_L$  is the load capacitance. For example, if  $V_{SYS} = -48V$ ,  $C_L = 1000~\mu F$ , and  $I_{LIM} = 1A$ ,  $t_{ON}$  calculates to 48 ms. The maximum instantaneous power dissipated in the MOSFET is 48W. This calculation assumes the time from t1 to t2 in Figure 10a is small compared to  $t_{ON}$ , and the load does not draw any current until after the output voltage has reached its final value, and PGD switches high (Figure 8).



FIGURE 8. No Load Current During Turn-on

If the load draws current during the turn-on sequence (Figure 9), the turn-on time is longer than the above calculation, and is approximately equal to:

$$t_{ON} = -(R_L \times C_L) \times In \left[ \frac{(I_{LIM} \times R_L) - V_{SYS}}{(I_{LIM} \times R_L)} \right]$$

where  $\rm R_L$  is the load resistance and  $\rm V_{SYS}$  is the absolute value of the system input voltage. The Fault Timeout Period must be set longer than  $\rm t_{ON}$  to prevent a fault shutdown before the turn-on sequence is complete.

14



FIGURE 9. Load Draws Current During Turn-On

**B) Turn-on with power limit and current limit:** The power dissipation limit in Q1 ( $P_{\text{FET(LIM)}}$ ) is defined by the resistor at the PWR pin, and the current sense resistor  $R_S$ . See the

Power Limit Threshold section. If the current limit threshold ( $I_{LIM}$ ) is higher than the current defined by the power limit threshold at maximum  $V_{DS}$  ( $P_{FET(LIM)}/V_{SYS}$ ) the circuit operates initially in power limit mode when the  $V_{DS}$  of Q1 is high, and then transitions to current limit mode as the current increases to  $I_{LIM}$  as  $V_{DS}$  decreases. See Figure 10b. Assuming the load ( $R_L$ ) is not connected during turn-on, the time for the output voltage to reach its final value is approximately equal to:

$$t_{ON} = \frac{C_L \times V_{SYS}^2}{2 \times P_{FET(LIM)}} + \frac{C_L \times P_{FET(LIM)}}{2 \times I_{LIM}^2}$$

For example, if  $V_{SYS} = -48V$ ,  $C_L = 1000~\mu F$ ,  $I_{LIM} = 1A$ , and  $P_{FET(LIM)} = 20W$ ,  $t_{ON}$  calculates to  $\approxeq 68$  ms, and the initial current level  $(I_p)$  is approximately 0.42A. The Fault Timeout Period must be set longer than  $t_{ON}$ .





FIGURE 10. MOSFET Power Up Waveforms

#### **MOSFET SELECTION**

It is recommended that the external MOSFET (Q1) selection be based on the following criteria:

- The  $BV_{DSS}$  rating should be greater than the maximum system voltage ( $V_{SYS}$ ), plus ringing and transients which can occur at  $V_{SYS}$  when the circuit card, or adjacent cards, are inserted or removed.
- The maximum continuous current rating should be based on the current limit threshold (50  $\rm mV/R_{\rm S})$ , not the maximum load current, since the circuit can operate near the current limit threshold continuously.
- The Pulsed Drain Current spec ( $I_{DM}$ ) must be greater than the current threshold for the circuit breaker function (100 mV/  $R_{\rm S}$ ).
- The SOA (Safe Operating Area) chart of the device, and the thermal properties, should be used to determine the maximum power dissipation threshold set by the  $\rm R_{PWR}$  resistor. The programmed maximum power dissipation should have a reasonable margin from the maximum power defined by the FET's SOA chart if the LM5067-2 is used since the FET will be repeatedly stressed during fault restart cycles. The FET manufacturer should be consulted for guidelines.
- $R_{DS(on)}$  should be sufficiently low that the power dissipation at maximum load current ( $I_{L(max)}^2 \times R_{DS(on)}$ ) does not raise its junction temperature above the manufacturer's recommendation.

If the device chosen for Q1 has a maximum  $V_{\rm GS}$  rating less than 13V, an external zener diode must be added from its gate to source, with the zener voltage less than the maximum  $V_{\rm GS}$  rating. The zener diode's forward current rating must be at least 110 mA to conduct the GATE pull-down current during startup and in the circuit breaker mode.

#### TIMER CAPACITOR, C<sub>T</sub>

The TIMER pin capacitor ( $C_T$ ) sets the timing for the insertion time delay, fault timeout period, and restart timing of the LM5067-2.

A) Insertion Delay - Upon applying the system voltage ( $V_{SYS}$ ) to the circuit, the external MOSFET (Q1) is held off during the insertion time (t1 in Figure 3) to allow ringing and transients at  $V_{SYS}$  to settle. Since each backplane's response to a circuit card plug-in is unique, the worst case settling time must be determined for each application. The insertion time starts when the operating voltage (VCC-VEE) reaches the POR<sub>IT</sub> threshold, at which time the internal 6  $\mu$ A current source charges  $C_T$  from 0V to 4.0V. The required capacitor value is calculated from:

$$C_T = \frac{\text{t1 x 6 } \mu\text{A}}{4\text{V}} = \text{t1 x 1.5 x } 10^{-6}$$

where t1 is the desired insertion delay. For example, if the desired insertion delay is 250 ms,  $C_T$  calculates to 0.38  $\mu$ F. At the end of the insertion delay,  $C_T$  is quickly discharged by a 1.5 mA current sink.

B) Fault Timeout Period - During turn-on of the output voltage, or upon detection of a fault condition where the current limit and/or power limit circuits regulate the current through Q1,  $C_T$  is charged by the fault timer current source (85  $\mu$ A). The Fault Timeout Period is the time required for the TIMER pin voltage to reach 4.0V above VEE, at which time Q1 is switched off. The required capacitor value for the desired Fault Timeout Period  $t_{FAULT}$  is calculated from:

$$C_T = \frac{t_{FAULT} \times 85 \ \mu A}{4V} = t_{FAULT} \times 2.13 \times 10^{-5}$$
 (3)

For example, if the desired Fault Timeout Period is 16 ms,  $C_T$  calculates to  $0.34~\mu F$ . After a fault timeout, if the LM5067-1 is in use,  $C_T$  must be allowed to discharge to <0.3V by the 2.5  $\mu A$  current sink, after which a power up sequence can be initiated by external circuitry. See the Fault Timer and Restart section and Figure 5. If the LM5067-2 is in use, after the Fault Timeout Period expires a restart sequence begins as described below (Restart Timing).

Since the LM5067 normally operates in power limit and/or current limit during a power up sequence, the Fault Timeout Period **MUST** be longer than the time required for the output voltage to reach its final value. See the Turn-on Time section.

C) Restart Timing If the LM5067-2 is in use, after the Fault Timeout Period described above,  $C_{\text{T}}$  is discharged by the 2.5  $\mu\text{A}$  current sink to 1.25V. The TIMER pin then cycles through seven additional charge/discharge cycles between 1.25V and 4.0V as shown in Figure 6. The restart time ends when the TIMER pin voltage reaches 0.3V during the final high-to-low ramp. The restart time, after the Fault Timeout Period, is equal to:

$$t_{RESTART} = C_T \; x \; \left[ \frac{7 \; x \; 2.75 \text{V}}{2.5 \; \mu \text{A}} + \frac{7 \; x \; 2.75 \text{V}}{85 \; \mu \text{A}} + \frac{3.7 \text{V}}{2.5 \; \mu \text{A}} \right]$$

$$= C_T \times 9.4 \times 10^6$$

For example, if  $C_T = 0.33 \,\mu\text{F}$ ,  $t_{\text{RESTART}} = 3.1$  seconds. At the end of the restart time, Q1 is switched on. If the fault is still present, the fault timeout and restart sequence repeats. The on-time duty cycle of Q1 is approximately 0.5% in this mode.

#### UVLO, OVLO

By programming the UVLO and OVLO thresholds the LM5067 enables the series pass device (Q1) when the input supply voltage ( $V_{\rm SYS}$ ) is within the desired operational range. If  $V_{\rm SYS}$  is below the UVLO threshold, or above the OVLO threshold, Q1 is switched off, denying power to the load. Hysteresis is provided for each threshold.

Note: All voltages are with respect to Vee in the discussions below. Use absolute values in the equations.

**Option A:** The configuration shown in Figure 11 requires three resistors (R1-R3) to set the thresholds.



FIGURE 11. UVLO and OVLO Thresholds Set By R1-R3

The procedure to calculate the resistor values is as follows:

- Determine the upper UVLO threshold (V $_{\rm UVH}$ ) to enable Q1, and the lower UVLO threshold (V $_{\rm UVL}$ ) to disable Q1.
- Determine the upper OVLO threshold ( $V_{\rm OVH}$ ) to disable 01.
- The lower OVLO threshold ( $V_{OVL}$ ), to enable Q1, cannot be chosen in advance in this case, but is determined after the values for R1-R3 are determined. If  $V_{OVL}$  must be accurately defined in addition to the other three thresholds, see Option B below.

The resistors are calculated as follows:

$$R1 = \frac{V_{UVH} - V_{UVL}}{22 \mu A} = \frac{V_{UV(HYS)}}{22 \mu A}$$

$$R3 = \frac{2.5V \times R1 \times V_{UVL}}{V_{OVH} \times (V_{UVL} - 2.5V)}$$

$$R2 = \frac{2.5V \times R1}{V_{UVL} - 2.5V} - R3$$

The lower OVLO threshold is calculated from:

$$V_{OVL} = [(R1 + R2) \times ((2.5V) - 22 \mu A)] + 2.5V$$

As an example, assume the application requires the following thresholds:  $V_{UVH} = -36V, \ V_{UVL} = -32V, \ V_{OVH} = -60V.$ 

$$R1 = \frac{36V - 32V}{22 \mu A} = \frac{4V}{22 \mu A} = 182 \text{ k}\Omega$$

R3 = 
$$\frac{2.5V \times 182 \text{ k}\Omega \times 32V}{60V \times (32V - 2.5V)}$$
 = 8.23 kΩ

R2 = 
$$\frac{2.5\text{V x }182\text{ k}\Omega}{(32\text{V} - 2.5\text{V})}$$
 - 8.23 kΩ = 7.19 kΩ

The lower OVLO threshold calculates to -55.8V, and the OVLO hysteresis is 4.2V. Note that the OVLO hysteresis is always slightly greater than the UVLO hysteresis in this configuration.

When the R1-R3 resistor values are known, the threshold voltages and hysteresis are calculated from the following:

$$V_{UVH} = 2.5V + [R1 \times (22 \mu A + \frac{2.5V}{(R2 + R3)})]$$

$$V_{UVL} = \frac{2.5V \times (R1 + R2 + R3)}{R2 + R3}$$

$$V_{UV(HYS)}$$
 = R1 x 22  $\mu$ A

$$V_{OVH} = \frac{2.5V \times (R1 + R2 + R3)}{R3}$$

$$V_{OVL} = [(R1 + R2) \times \frac{(2.5V)}{R3} - 22 \mu A)] + 2.5V$$

$$V_{OV/HYS}$$
 = (R1 + R2) x 22  $\mu$ A

Note: Ensure the voltages at the UVLO and OVLO pins do not exceed the Absolute Maximum ratings for those pins when the system voltage is at maximum.

**Option B:** If all four thresholds must be accurately defined, the configuration in Figure 12 can be used.



30030951

FIGURE 12. Programming the Four Thresholds

The four resistor values are calculated as follows:

- Determine the upper UVLO threshold ( $V_{\rm UVH}$ ) to enable Q1, and the lower UVLO threshold ( $V_{\rm LIVI}$ ) to disable Q1.

R1 = 
$$\frac{V_{UVH} - V_{UVL}}{22 \mu A} = \frac{V_{UV(HYS)}}{22 \mu A}$$

$$R2 = \frac{2.5V \times R1}{(V_{UVL} - 2.5V)}$$

- Determine the upper OVLO threshold ( $V_{\rm OVH}$ ) to disable Q1, and the lower OVLO threshold ( $V_{\rm OVL}$ ) to enable Q1.

R3 = 
$$\frac{V_{\text{OVH}} - V_{\text{OVL}}}{22 \,\mu\text{A}} = \frac{V_{\text{OV(HYS)}}}{22 \,\mu\text{A}}$$

$$R4 = \frac{2.5V \times R3}{(V_{OVH} - 2.5V)}$$

As an example, assume the application requires the following thresholds:  $V_{UVH}=$  -22V,  $V_{UVL}=$  -17V,  $V_{OVH}=$  -60V, and  $V_{OVL}=$  -58V. Therefore  $V_{UV(HYS)}=$ 5V, and  $V_{OV(HYS)}=$ 2V. The resistor values are:

$$\mathsf{R}1 = 227 \; \mathsf{k}\Omega, \; \mathsf{R}2 = 39.1 \; \mathsf{k}\Omega$$

 $R3 = 90.9 \text{ k}\Omega$ ,  $R4 = 3.95 \text{ k}\Omega$ 

Where the R1-R4 resistor values are known, the threshold voltages and hysteresis are calculated from the following:

$$V_{UVH} = 2.5V + [R1 \times (2.5V + 22 \mu A)]$$

$$V_{UVL} = \frac{2.5V \times (R1 + R2)}{R2}$$

$$V_{UV(HYS)}$$
 = R1 x 22  $\mu$ A

$$V_{OVH} = \frac{2.5V \times (R3 + R4)}{R4}$$

$$V_{OVL} = 2.5V + [R3 \times (2.5V - 22 \mu A)]$$

$$V_{OV(HYS)} = R3 \times 22 \mu A$$

Note: Ensure the voltages at the UVLO and OVLO pins do not exceed the Absolute Maximum ratings for those pins when the system voltage is at maximum.

**Option C:** The minimum UVLO level is obtained by connecting the UVLO pin to VCC as shown in Figure 13. Q1 is switched on when the operating voltage reaches the POR $_{\rm EN}$  threshold ( $\approxeq$ 8.4V). The OVLO thresholds are set by R3 and R4 using the procedure in Option B.

Note: Ensure the voltage at the OVLO pin does not exceed the Absolute Maximum ratings for that pin when the system voltage is at maximum.



FIGURE 13. UVLO =  $POR_{EN}$ 

**Option D:** The OVLO function can be disabled by connecting the OVLO pin to VEE. The UVLO thresholds are set as described in Option B or Option C.

#### SHUTDOWN / ENABLE CONTROL

Figure 14a shows how to use the UVLO/EN pin for remote shutdown and enable control. Taking the UVLO/EN pin below its 2.5V threshold (with respect to VEE) shuts off the load current. Upon releasing the UVLO/EN pin the LM5067 switches on the load current with in-rush current and power limiting. In Figure 14b the OVLO pin is used for remote shutdown and enable control. When the external transistor is off, the OVLO pin is above its 2.5V threshold (with respect to VEE) and the load current is shut off. Turning on the external transistor allows the LM5067 to switch on the load current with in-rush current and power limiting.



a) Shutdown/Enable Using the UVLO/EN Pin



b) Shutdown/Enable Using the OVLO Pin

FIGURE 14.

#### **POWER GOOD PIN**

During initial power up, the Power Good pin (PGD) is high until the operating voltage (VCC - VEE) increases above  $\approxeq2V.$  PGD then switches low, remaining low as the system voltage and the operating voltage increase. After Q1 is switched on, when the voltage at the OUT pin is within 1.23V of the SENSE pin (Q1's  $V_{\rm DS}$  <1.23V), PGD switches high indicating the output voltage is at, or nearly at, its final value. Any of the following situations will cause PGD to switch low within  $\approxeq10$  us:

- The V<sub>DS</sub> of Q1 increases above 2.5V.
- The system input voltage decreases below the UVLO level.
- The system input voltage increase above the OVLO level.
- The TIMER pin increases to 4V due to a fault condition.

A pull-up resistor is required at PGD as shown in Figure 15. The pull-up voltage ( $V_{PGD}$ ) can be as high as 80V above VEE, with transient capability to 100V, and can be higher or lower than the system ground.



FIGURE 15. Power Good Output

If a delay is required at PGD, suggested circuits are shown in Figure 16. In Figure 16a, capacitor  $C_{PG}$  adds delay to the rising edge, but not to the falling edge. In Figure 16b, the rising edge is delayed by  $R_{PG1} + R_{PG2}$  and  $C_{PG}$ , while the falling edge is delayed a lesser amount by  $R_{PG2}$  and  $C_{PG}$ . Adding a diode across  $R_{PG2}$  (Figure 16c) allows for equal delays at the two edges, or a short delay at the rising edge and a long delay at the falling edge.



FIGURE 16. Adding Delay to the Power Good Output Pin

# Design-in Procedure

The recommended design-in procedure for the LM5067 is as follows:

- Determine the minimum and maximum system voltages (VEE). Select the input resistor (R<sub>IN</sub>) to provide at least 2 mA into the VCC pin at the minimum system voltage. The resistor's power rating must be suitable for its power dissipation at maximum system voltage ((V<sub>SYS</sub> – 13V)<sup>2</sup>/ R<sub>IN</sub>).
- Determine the current limit threshold (I<sub>LIM</sub>). This threshold must be higher than the normal maximum load current, allowing for tolerances in the current sense resistor value and the LM5067 Current Limit threshold voltage. Use equation 1 to determine the value for R<sub>S</sub>.
- Determine the maximum allowable power dissipation for the series pass FET (Q1), using the device's SOA information. Use equation 2 to determine the value for R<sub>PWR</sub>.
- Determine the value for the timing capacitor at the TIMER pin (C<sub>T</sub>) using equation 3. The fault timeout period (t<sub>FAULT</sub>) must be longer than the circuit's turn-ontime. The turn-on time can be estimated using the equations in the Turn-on Time section of this data sheet, but should be verified experimentally. Allow for tolerances in the values of the external capacitors, sense resistor, and the LM5067 Electrical Characteristics for the TIMER pin, current limit and power limt. Review the resulting insertion time, and the restart timing if the LM5067-2 is used.
- Choose option A, B, C, or D from the UVLO, OVLO section
  of the Application Information for setting the UVLO and
  OVLO thresholds and hysteresis. Use the procedure in the
  appropriate option to determine the resistor values at the
  UVLO and OVLO pins.
- Choose the appropriate voltage, and pull-up resistor, for the Power Good output.

# **PC Board Guidelines**

The following guidelines should be followed when designing the PC board for the LM5067:

- Place the LM5067 close to the board's input connector to minimize trace inductance from the connector to the FET.
- Place R<sub>IN</sub> and C<sub>IN</sub> close to the VCC and VEE pins to keep transients below the Absolute Maximum rating of the LM5067. Transients of several volts can easily occur when the load current is shut off.
- The sense resistor (R<sub>S</sub>) should be close to the LM5067, and connected to it using the Kelvin techniques shown in Figure 7.
- The high current path from the board's input to the load, and the return path (via Q1), should be parallel and close to each other wherever possible to minimize loop inductance.
- The VEE connection for the various components around the LM5067 should be connected directly to each other, and to the LM5067's VEE pin, and then connected to the system VEE at one point. Do not connect the various components to each other through the high current VEE track

- Provide adequate heat sinking for the series pass device (Q1) to help reduce thermal stresses during turn-on and turn-off.
- The board's edge connector can be designed to shut off the LM5067 as the board is removed, before the supply voltage is disconnected from the LM5067. In Figure 17 the voltage at the UVLO/EN pin goes to VEE before V<sub>SYS</sub> is removed from the LM5067 due to the shorter edge connector pin. When the board is inserted into the edge connector, the system voltage is applied to the LM5067's VEE and VCC pins before voltage is applied to the UVLO/ EN pin.
- If power dissipation within the LM5067 is high, an exposed copper pad should be provided beneath the package, and that pad should be connected to exposed copper on the board's other side with as many vias as possible. If the LLP package is used, the exposed pad on the package bottom should be soldered to the board's copper pad. The package's exposed pad is at the VEE voltage. See the Thermal Considerations section.



FIGURE 17. Suggested Board Connector Design

#### Thermal Considerations

The LM5067 should be operated so that its junction temperature does not exceed 125°C. The junction temperature is equal to:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where  $T_A$  is the ambient temperature, and  $R_{\theta JA}$  is the thermal resistance of the LM5067.  $P_D$  is the power dissipated within the LM5067, calculated from:

$$P_D = 13V \times I_{CC}$$

where  $I_{CC}$  is the current into the VCC pin (the current through the  $R_{IN}$  resistor). The following table provides values for

 $R_{\rm \theta,JA}$  and  $R_{\rm \theta,JC}$  for the MSOP-10 and LLP-10 packages, 2 layer and 4 layer PC boards, and various number of heat transferring vias beneath the IC package. It is obvious that adding just one via to other heat dissipating layers in the PC board affects  $R_{\rm \theta,JA}$  very significantly. If the LLP-10 package is used, the exposed pad on the bottom should be soldered to a copper plane, and that plane should extend out from beneath the IC package as well as be connected to exposed copper on the board's other side using as many vias as possible. The exposed pad is internally connected to the IC substrate, and is at VEE potential.

| No. of | MSOP-10     |                            |                            | LLP-10      |                            |                            |  |
|--------|-------------|----------------------------|----------------------------|-------------|----------------------------|----------------------------|--|
| Layers | No. of vias | R <sub>θJA</sub><br>(°C/W) | R <sub>eJC</sub><br>(°C/W) | No. of vias | R <sub>θJA</sub><br>(°C/W) | R <sub>eJC</sub><br>(°C/W) |  |
| 2      |             |                            |                            | 0           | 172                        | 9.4                        |  |
| 4      | N/A         | 94                         | 44                         | 1           | 64                         | 9.4                        |  |
| 4      |             |                            |                            | 2           | 52                         | 9.4                        |  |

The data in the above table is based on using standard JEDEC Thermal Conductivity Test Boards based on EIA/ JEDEC standards JESD51-7 and JESD51-3.

# **System Considerations**

A) Continued proper operation of the LM5067 hot swap circuit requires capacitance be present on the supply side of the connector into which the hot swap circuit is plugged in, as depicted in Figure 2. The capacitor in the "Live Backplane" section is necessary to absorb the transient generated whenever the hot swap circuit shuts off the load current. If the

capacitance is not present, inductance in the supply lines will generate a voltage transient at shut-off which can exceed the absolute maximum rating of the LM5067, resulting in its destruction.

B) If the load powered via the LM5067 hot swap circuit has inductive characteristics, a diode is required across the LM5067's output to provide a recirculating path for the load's current. Adding the diode prevents possible damage to the LM5067 as the OUT pin will be taken above ground by the inductive load at shutoff. See Figure 18.



FIGURE 18. Output Diode Required for Inductive Loads

# Physical Dimensions inches (millimeters) unless otherwise noted В .118±.004 [3±0.1] (.189) .193±.006 [4.9±0.15] .118±.004 PIN 1 ID-NOTE 2 LAND PATTERN RECOMMENDATION 8X .0197 R.005 TYP [0.13] R.005 TYP $\begin{bmatrix} 0.09_{-0.05}^{+0.004} \\ 0.23_{-0.05}^{+0.10} \end{bmatrix}$ .007±.002 [0.18±0.05] ⊕ .002 [0.05]W BS CS CONTROLLING DIMENSION IS INCH VALUES IN [] ARE MILLIMETERS DIMENSIONS IN ( ) FOR REFERENCE ONLY MUB10A (Rev B) **NS Package Number MUB10A** DIMENSIONS ARE IN MILLIMETERS DIMENSIONS IN () FOR REFERENCE ONLY (10X 0.6)-- (8X 0.5) RECOMMENDED LAND PATTERN С PIN 1 INDEX AREA-0 3 ± 0 . 1 └ 10X 0.4±0.1 В 8X 0.5 2X 2.0 SDA10A (Rev A) **NS Package Number SDA10A**

22



# **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email:

Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Em: il-europe.support@nsc.com

Fax: 449 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560