# BATTERY PROTECTION IC FOR 3-SERIES OR 4-SERIES CELL PACK

# S-8204B Series

The S-8204B Series includes a voltage detection circuit with high accuracy and a delay circuit, in single use, makes it possible for users to monitor the status of 3-series or 4-series cell lithium-ion rechargeable battery. By switching the voltage level which is applied to the SEL pin, users are able to use this IC either for 3-series or 4-series cell pack.

By using cascade connection, it is also possible to protect 5series or more cells rechargeable lithium-ion battery pack.

#### ■ Features

(1) High-accuracy voltage detection for each cell

Overcharge detection voltage n (n = 1 to 4)
 Overcharge release voltage n (n = 1 to 4)
 Overdischarge detection voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)
 Overdischarge release voltage n (n = 1 to 4)

(2) Discharge overcurrent detection in 3-step

• Discharge overcurrent detection voltage 1 0.05 to 0.30 V (50 mV step) Accuracy  $\pm 15$  mV • Discharge overcurrent detection voltage 2 0.5 V (fixed) Accuracy  $\pm 100$  mV • Short circuit detection voltage 1.0 V (fixed) Accuracy  $\pm 300$  mV

(3) Settable by external capacitor; Overcharge detection delay time, Overdischarge detection delay time, Discharge overcurrent detection delay time 1, Discharge overcurrent detection delay time 2

(Short circuit detection voltage delay time is internally fixed.)

- (4) Switchable between 3-series and 4-series cell by using the SEL pin
- (5) Independent charging and discharge control by the control pins

(6) Withstand voltage element Absolute maximum rating : 24 V

(7) Wide range of operation voltage
 (8) Wide range of operation temperature
 2 to 22 V
 -40 to +85°C

(9) Low current consumption

Operation mode
 Power-down mode
 33 μA max. (+25°C)
 0.1 μA max. (+25°C)

(10) Lead-free product

- \*1. Overcharge hysteresis voltage n (n = 1 to 4) is selectable in 0 V, or in 0.1 V to 0.4 V in 50 mV step. (Overcharge hysteresis voltage = Overcharge detection voltage Overcharge release voltage)
- \*2. Overdischarge hysteresis voltage n (n = 1 to 4) is selectable in 0 V, or in 0.2 V to 0.7 V in 100 mV step. (Overdischarge hysteresis voltage = Overdischarge release voltage Overdischarge detection voltage)

### Applications

· Rechargeable lithium-ion battery packs

#### Package

| Dackago Nama | Drawing Code |         |   |         |  |
|--------------|--------------|---------|---|---------|--|
| Package Name | Package      | Tape    | į | Reel    |  |
| 16-Pin TSSOP | FT016-A      | FT016-A | İ | FT016-A |  |

# **■** Block Diagram



Remark Diodes in the figure are parasitic diodes.

Figure 1

#### **■ Product Name Structure**

#### 1. Product Name



- \*1. Refer to the tape specifications.
- \*2. Refer to "2. Product Name List".

#### 2. Product Name List

Table 1

| Product Name/<br>Item | Overcharge<br>Detection Voltage<br>V <sub>CU</sub> | Overcharge Release<br>Voltage<br>V <sub>CL</sub> | Overdischarge<br>Detection Voltage<br>V <sub>DL</sub> | Overdischarge<br>Release Voltage<br>V <sub>DU</sub> | Discharge<br>Overcurrent<br>Detection Voltage 1<br>V <sub>DIOV1</sub> | 0 V Battery<br>Charge Function |
|-----------------------|----------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|--------------------------------|
| S-8204BAB-TCT1G       | 4.350 ± 0.025 V                                    | 4.150 ± 0.050 V                                  | $2.00 \pm 0.080 \text{ V}$                            | $2.70 \pm 0.100 \text{ V}$                          | 0.25 ± 0.015 V                                                        | Available                      |
| S-8204BAC-TCT1G       | 4.225 ± 0.025 V                                    | 4.075 ± 0.050 V                                  | 2.30 ± 0.080 V                                        | 3.00 ± 0.100 V                                      | 0.10 ± 0.015 V                                                        | Available                      |
| S-8204BAD-TCT1G       | 3.800 ± 0.025 V                                    | $3.600 \pm 0.050 \text{ V}$                      | $2.00 \pm 0.080 \text{ V}$                            | $2.30 \pm 0.100 \text{ V}$                          | 0.30 ± 0.015 V                                                        | Available                      |

Remark Please contact our sales office for products with detection voltage values other than those specified above.

# **■** Pin Configuration



Figure 2

Table 2

| Pin No. | Symbol | Description                                                                          |
|---------|--------|--------------------------------------------------------------------------------------|
| 1       | COP    | FET gate connection pin for charge control                                           |
|         |        | (Pch open drain output)                                                              |
| 2       | VMP    | Pin for voltage detection between VDD and VMP                                        |
| 3       | DOP    | FET gate connection pin for discharge control FET                                    |
|         |        | (CMOS output)                                                                        |
| 4       | VINI   | Pin for voltage detection between VSS and VINI                                       |
|         |        | Pin for discharge overcurrent detection 1, 2/Pin for short circuit detection voltage |
| 5       | CDT    | Capacitor connection pin for delay for overdischarge detection voltage               |
| 6       | CCT    | Capacitor connection pin for delay for overcharge detection voltage                  |
| 7       | CIT    | Capacitor connection pin for delay for discharge overcurrent detection 1, 2          |
| 8       | SEL    | Pin for switching 3-series or 4-series cell                                          |
|         |        | • V <sub>SS</sub> level : 3-series cell                                              |
|         |        | • V <sub>DD</sub> level : 4-series cell                                              |
| 9       | VSS    | Input pin for negative power supply,                                                 |
|         |        | Connection pin for battery 4's negative voltage                                      |
| 10      | VC4    | Connection pin for battery 3's negative voltage,                                     |
|         |        | Connection pin for battery 4's positive voltage                                      |
| 11      | VC3    | Connection pin for battery 2's negative voltage,                                     |
|         |        | Connection pin for battery 3's positive voltage                                      |
| 12      | VC2    | Connection pin for battery 1's negative voltage,                                     |
|         |        | Connection pin for battery 2's positive voltage                                      |
| 13      | VC1    | Connection pin for battery 1's positive voltage                                      |
| 14      | VDD    | Input pin for positive power supply,                                                 |
|         |        | Connection pin for battery 1's positive voltage                                      |
| 15      | CTLD   | Control pin for discharge FET                                                        |
| 16      | CTLC   | Control pin for charge FET                                                           |

# ■ Absolute Maximum Ratings

Table 3

(Ta = 25°C unless otherwise specified)

|                                   | _                |                                                                | ( 20 0                                       | '    |
|-----------------------------------|------------------|----------------------------------------------------------------|----------------------------------------------|------|
| Item                              | Symbol           | Applied Pin                                                    | Absolute Maximum Ratings                     | Unit |
| Input voltage between VDD and VSS | $V_{DS}$         | _                                                              | V <sub>SS</sub> -0.3 to V <sub>SS</sub> +24  | V    |
| Input pin voltage                 | V <sub>IN</sub>  | VC1, VC2, VC3, VC4,<br>CTLC, CTLD, SEL,<br>CCT, CDT, CIT, VINI | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | V    |
| VMP pin input voltage             | $V_{VMP}$        | VMP                                                            | V <sub>SS</sub> -0.3 to V <sub>SS</sub> +24  | V    |
| DOP pin output voltage            | $V_{DOP}$        | DOP                                                            | $V_{SS}$ -0.3 to $V_{DD}$ +0.3               | V    |
| COP pin output voltage            | V <sub>COP</sub> | COP                                                            | V <sub>DD</sub> -24 to V <sub>DD</sub> +0.3  | V    |
| Power dissipation                 | P <sub>D</sub>   | _                                                              | 1100 <sup>*1</sup>                           | mW   |
| Operating ambient temperature     | T <sub>opr</sub> | <del>_</del>                                                   | -40 to +85                                   | °C   |
| Storage temperature               | T <sub>stg</sub> | _                                                              | -40 to +125                                  | °C   |

<sup>\*1.</sup> When mounted on board

[Mounted board]

(1) Board size : 114.3 mm  $\times$  76.2 mm  $\times$  t1.6 mm (2) Board name : JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 3 Power Dissipation of Package (When Mounted on Board)

# **■** Electrical Characteristics

Table 4 (1/2)

|                                                      |                    |                                                |                                   | (٦                           | a = 25°C               | unless of                    | therwise s | specified)      |
|------------------------------------------------------|--------------------|------------------------------------------------|-----------------------------------|------------------------------|------------------------|------------------------------|------------|-----------------|
| Item                                                 | Symbol             | Condition                                      | ons                               | Min.                         | Тур.                   | Max.                         | Unit       | Test<br>circuit |
| [ DETECTION VOLTAGE ]                                |                    |                                                |                                   |                              |                        |                              |            |                 |
| Overcharge detection voltage n (n = 1, 2, 3, 4)      | $V_{\text{CUn}}$   | 3.8 to 4.6 V, Adjusta<br>50 mV step            | ble                               | V <sub>CUn</sub><br>-0.025   | $V_{\text{CUn}}$       | V <sub>CUn</sub><br>+0.025   | V          | 2               |
| Overcharge release voltage n                         | V                  | 3.6 to 4.6 V,<br>Adjustable                    | $V_{CL} \neq V_{CU}$              | V <sub>CLn</sub><br>-0.05    | $V_{CLn}$              | V <sub>CLn</sub><br>+0.05    | V          | 2               |
| (n = 1, 2, 3, 4)                                     | V <sub>CLn</sub>   | 50 mV step                                     | V <sub>CL</sub> = V <sub>CU</sub> | V <sub>CLn</sub><br>-0.025   | $V_{CLn}$              | V <sub>CLn</sub><br>+0.025   | ٧          | 2               |
| Overdischarge detection voltage n $(n = 1, 2, 3, 4)$ | $V_{DLn}$          | 2.0 to 3.0 V, Adjusta<br>100 mV step           | ble                               | V <sub>DLn</sub><br>-0.08    | $V_{DLn}$              | V <sub>DLn</sub><br>+0.08    | >          | 2               |
| Overdischarge release voltage n                      | V                  | 2.0 to 3.4 V,                                  | $V_{DL} \neq V_{DU}$              | V <sub>DUn</sub><br>-0.10    | $V_{DUn}$              | V <sub>DUn</sub><br>+0.10    | V          | 2               |
| (n = 1, 2, 3, 4)                                     | $V_{DUn}$          | Adjustable<br>100 mV step                      | $V_{DL} = V_{DU}$                 | V <sub>DUn</sub><br>-0.08    | $V_{DUn}$              | V <sub>DUn</sub><br>+0.08    | V          | 2               |
| Discharge overcurrent detection voltage 1            | V <sub>DIOV1</sub> | 0.05 to 0.30 V, Adjus                          | stable                            | V <sub>DIOV1</sub><br>-0.015 | $V_{\text{DIOV1}}$     | V <sub>DIOV1</sub><br>+0.015 | V          | 2               |
| Discharge overcurrent detection voltage 2            | $V_{\text{DIOV2}}$ | _                                              |                                   | 0.4                          | 0.5                    | 0.6                          | V          | 2               |
| Short circuit detection voltage                      | V <sub>SHORT</sub> |                                                |                                   | 0.7                          | 1.0                    | 1.3                          | V          | 2               |
| Temperature coefficient 1 *1                         | T <sub>COE1</sub>  | Ta = 0 to $50^{\circ}$ C <sup>*3</sup>         |                                   | -1.0                         | 0                      | 1.0                          | mV/°C      | 2               |
| Temperature coefficient 2 *2                         | T <sub>COE2</sub>  | Ta = 0 to $50^{\circ}$ C <sup>*3</sup>         |                                   | -0.5                         | 0                      | 0.5                          | mV/°C      | 2               |
| [ DELAY TIME FUNCTION] *4                            |                    |                                                |                                   |                              |                        |                              |            |                 |
| CCT pin resistance                                   | R <sub>CCT</sub>   | V1 = 4.7 V, V2 = V                             | 3 = V4 = 3.5 V                    | 6.15                         | 8.31                   | 10.2                         | $M\Omega$  | 3               |
| CDT pin resistance                                   | R <sub>CDT</sub>   | V1 = 1.5 V, V2 = V                             | 3 = V4 = 3.5 V                    | 615                          | 831                    | 1020                         | kΩ         | 3               |
| CIT pin resistance 1                                 | R <sub>CIT1</sub>  | V1 = V2 = V3 = V4                              | = 3.5 V                           | 123                          | 166                    | 204                          | kΩ         | 3               |
| CIT pin resistance 2                                 | R <sub>CIT2</sub>  | V1 = V2 = V3 = V4                              | = 3.5 V                           | 12.3                         | 16.6                   | 20.4                         | kΩ         | 3               |
| CCT pin detection voltage                            | V <sub>CCT</sub>   | V <sub>DS</sub> = 15.2 V<br>V1 = 4.7 V, V2 = V | 3 = V4 = 3.5 V                    | V <sub>DS</sub> × 0.68       | V <sub>DS</sub> × 0.70 | V <sub>DS</sub> × 0.72       | V          | 3               |
| CDT pin detection voltage                            | V <sub>CDT</sub>   | V <sub>DS</sub> = 12.0 V<br>V1 = 1.5 V, V2 = V | 3 = V4 = 3.5 V                    | V <sub>DS</sub> × 0.68       | $V_{DS} \times 0.70$   | V <sub>DS</sub> × 0.72       | <b>V</b>   | 3               |
| CIT pin detection voltage                            | V <sub>CIT</sub>   | V <sub>DS</sub> = 14.0 V<br>V1 = V2 = V3 = V4  | = 3.5 V                           | V <sub>DS</sub> × 0.68       | V <sub>DS</sub> × 0.70 | V <sub>DS</sub> × 0.72       | V          | 3               |
| Short circuit detection voltage delay time           | t <sub>SHORT</sub> | FET gate capacitano                            | ce = 2000 pF                      | 100                          | 300                    | 600                          | μs         | 3               |
| [ 0 V BATTERY CHARGE FUNCTI                          | ON]                |                                                |                                   |                              |                        |                              |            |                 |
| Voltage for start charging 0 V battery               | V <sub>0CHA</sub>  | available 0 V chargir                          | ng                                | _                            | 1.2                    | 2.0                          | V          | 2               |
| Battery voltage for inhibit charging 0 V battery     | V <sub>0INH</sub>  | inhibit 0 V charging                           |                                   | 0                            | 0.7                    | 1.1                          | V          | 2               |
| [INTERNAL RESISTANCE]                                |                    |                                                |                                   |                              |                        |                              |            |                 |
| Resistance between VMP and VDD                       | $R_{VMD}$          | _                                              |                                   | 0.5                          | 1                      | 1.5                          | МΩ         | 4               |
| Resistance between VMP and VSS                       | R <sub>VMS</sub>   | _                                              |                                   | 450                          | 900                    | 1800                         | kΩ         | 4               |

Table 4 (2/2)

(Ta = 25°C unless otherwise specified)

|                                       |                    |                                                                   | (1                  | $a = 25^{\circ}C$ | urness ou           | ICI WISC C | specifica)      |
|---------------------------------------|--------------------|-------------------------------------------------------------------|---------------------|-------------------|---------------------|------------|-----------------|
| Item                                  | Symbol             | Conditions                                                        | Min.                | Тур.              | Max.                | Unit       | Test<br>circuit |
| [INPUT VOLTAGE]                       |                    |                                                                   |                     |                   |                     |            |                 |
| Operating voltage between VDD and VSS | V <sub>DSOP</sub>  | Fixed output voltage of DOP and COP                               | 2                   | _                 | 22                  | V          | 2               |
| CTLC input voltage "H"                | $V_{CTLCH}$        | V1 = V2 = V3 = V4 = 3.5 V                                         | _                   | _                 | 13.2                | V          | 2               |
| CTLC input voltage "L"                | $V_{CTLCL}$        | V1 = V2 = V3 = V4 = 3.5 V                                         | 10.1                | _                 |                     | V          | 2               |
| CTLD input voltage "H"                | $V_{CTLDH}$        | V1 = V2 = V3 = V4 = 3.5 V                                         | _                   |                   | 13.2                | V          | 2               |
| CTLD input voltage "L"                | $V_{CTLDL}$        | V1 = V2 = V3 = V4 = 3.5 V                                         | 10.1                |                   |                     | V          | 2               |
| SEL input voltage "H"                 | V <sub>SELH</sub>  | V <sub>DS</sub> = 14.0 V<br>V1 = V2 = V3 = V4 = 3.5 V             | $V_{DS} \times 0.8$ |                   |                     | V          | 2               |
| SEL input voltage "L"                 | V <sub>SELL</sub>  | V <sub>DS</sub> = 14.0 V<br>V1 = V2 = V3 = V4 = 3.5 V             | _                   |                   | $V_{DS} \times 0.2$ | V          | 2               |
| [INPUT CURRENT]                       |                    |                                                                   |                     |                   |                     |            |                 |
| Current consumption during operation  | I <sub>OPE</sub>   | V1 = V2 = V3 = V4 = 3.5 V                                         | _                   | 15                | 33                  | μΑ         | 1               |
| Current consumption at power down     | I <sub>PDN</sub>   | V1 = V2 = V3 = V4 = 1.5 V                                         | _                   | _                 | 0.1                 | μΑ         | 1               |
| VC1 pin current                       | I <sub>VC1</sub>   | V1 = V2 = V3 = V4 = 3.5 V                                         | 0.5                 | 1.5               | 3.0                 | μА         | 4               |
| VC2 pin current                       | I <sub>VC2</sub>   | V1 = V2 = V3 = V4 = 3.5 V                                         | -0.3                | 0                 | 0.3                 | μА         | 4               |
| VC3 pin current                       | I <sub>VC3</sub>   | V1 = V2 = V3 = V4 = 3.5 V                                         | -0.3                | 0                 | 0.3                 | μА         | 4               |
| VC4 pin current                       | I <sub>VC4</sub>   | V1 = V2 = V3 = V4 = 3.5 V                                         | -0.3                | 0                 | 0.3                 | μΑ         | 4               |
| CTLC pin current "H"                  | I <sub>CTLCH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{CTLC} = V_{DD}$                 | 0.4                 | 0.6               | 0.8                 | μΑ         | 4               |
| CTLC pin current "L"                  | I <sub>CTLCL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>Maximum flow current at CTLC pin    | -20.0               | -10.0             | -3.0                | μА         | 4               |
| CTLD pin current "H"                  | I <sub>CTLDH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>V <sub>CTLD</sub> = V <sub>DD</sub> | 0.4                 | 0.6               | 0.8                 | μΑ         | 4               |
| CTLD pin current "L"                  | I <sub>CTLDL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>Maximum flow current at CTLD pin    | -20.0               | -10.0             | -3.0                | μΑ         | 4               |
| SEL pin current "H"                   | I <sub>SELH</sub>  | V1 = V2 = V3 = V4 = 3.5 V,<br>V <sub>SEL</sub> = V <sub>DD</sub>  | _                   | _                 | 0.1                 | μА         | 4               |
| SEL pin current "L"                   | I <sub>SELL</sub>  | V1 = V2 = V3 = V4 = 3.5 V,<br>V <sub>SEL</sub> = V <sub>SS</sub>  | -0.1                | _                 | _                   | μΑ         | 4               |
| [ OUTPUT CURRENT ]                    |                    |                                                                   |                     |                   |                     |            |                 |
| COP pin source current                | I <sub>COH</sub>   | $V_{COP} = V_{DD} - 0.5 V$                                        | 10                  | _                 | _                   | μΑ         | 4               |
| COP pin leakage current               | I <sub>COL</sub>   | V <sub>COP</sub> = 0 V                                            | _                   | _                 | 0.1                 | μΑ         | 4               |
| DOP pin source current                | I <sub>DOH</sub>   | $V_{DOP} = V_{DD} - 0.5 \text{ V}$                                | 10                  | _                 |                     | μΑ         | 4               |
| DOP pin sink current                  | I <sub>DOL</sub>   | V <sub>DOP</sub> = V <sub>SS</sub> +0.5 V                         | 10                  |                   |                     | μА         | 4               |
|                                       |                    |                                                                   |                     |                   |                     |            |                 |

<sup>\*1.</sup> Voltage temperature coefficient 1 : Overcharge detection voltage

<sup>\*2.</sup> Voltage temperature coefficient 2 : Discharge overcurrent detection voltage 1

<sup>\*3.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

<sup>\*4.</sup> Delay time function is described in "■ Operation" in detail.

#### ■ Test Circuit

In this chapter, describing how to test the S-8204B Series. In case of selecting to use it for 4-series cell battery, set SEL pin =  $V_{DD}$  level. For 3-series cell battery, set SEL pin =  $V_{SS}$  level and short between VC4 and VSS pin.

#### 1. Current consumption during operation and power-down (Test circuit 1)

#### 1. 1 Current Consumption during Operation (I<sub>OPE</sub>)

The current at the VSS pin when V1 = V2 = V3 = V4 = 3.5 V and  $V_{VMP} = V_{DD}$  is the current consumption during operation ( $I_{OPE}$ ).

#### 1. 2 Current Consumption at Power-down (IPDN)

The current at the VSS pin when V1 = V2 = V3 = V4 = 1.5 V and  $V_{VMP} = V_{SS}$  is the current consumption at power-down ( $I_{PDN}$ ).

 Overcharge Detection Voltage, Overcharge Release Voltage, Overdischarge Detection Voltage, Overdischarge Release Voltage, Discharge Overcurrent Detection Voltage 1, Discharge Overcurrent Detection Voltage 2, Short Circuit Detection Voltage, CTLC Input Voltage "H", CTLC Input Voltage "L", CTLD Input Voltage "H", CTLD Input Voltage "L", SEL Input Voltage "H", SEL Input Voltage "L" (Test circuit 2)

Confirm both COP and DOP pins are in "H" (its voltage level is  $V_{DS} \times 0.9 \text{ V}$  or more) after setting  $V_{VMP} = V_{SEL} = V_{CTLC} = V_{CTLD} = V_{DD}$ ,  $V_{VINI} = V_{SS}$ , CCT pin = Open, CDT pin = Open, CIT pin = Open, V1 = V2 = V3 = V4 = 3.5 V. (This status is referred to as initial status.)

#### 2. 1 Overcharge Detection Voltage (V<sub>CU1</sub>), Overcharge Release Voltage (V<sub>CL1</sub>)

The overcharge detection voltage ( $V_{CU1}$ ) is a voltage at V1; when the COP pin's voltage is set to "L" (its voltage level is  $V_{DD} \times 0.1$  V or less) after increasing a voltage at V1 gradually from the initial status. After that, decreasing a voltage at V1 gradually, a voltage at V1 when the COP pin's voltage is set to "H"; is the overcharge release voltage ( $V_{CL1}$ ).

#### 2. 2 Overdischarge Detection Voltage (V<sub>DL1</sub>), Overdischarge Release Voltage (V<sub>DU1</sub>)

The overdischarge detection voltage  $(V_{DL1})$  is a voltage at V1; when the DOP pin's voltage is set to "L" after decreasing a voltage at V1 gradually from the initial status. After that, increasing a voltage at V1 gradually, a voltage at V1 when the DOP pin's voltage is set to "H"; is the overdischarge release voltage  $(V_{DU1})$ .

By changing the voltage at Vn (n = 2 to 4), users can define the overcharge detection voltage ( $V_{CLn}$ ), the overcharge release voltage ( $V_{DLn}$ ), the overdischarge detection voltage ( $V_{DLn}$ ) as well when n = 1.

#### 2. 3 Discharge Overcurrent Detection Voltage 1 (VDIOV1)

The discharge overcurrent detection voltage 1 ( $V_{DIOV1}$ ) is the VINI pin's voltage; when the DOP pin's voltage is set to "L" after increasing the VINI pin's voltage gradually from the initial status.

#### 2. 4 Discharge Overcurrent Detection Voltage 2 (VDIOV2)

The discharge overcurrent detection voltage 2 ( $V_{DIOV2}$ ) is a voltage at the VINI pin; when a flowing current from the CIT pin reaches 500  $\mu$ A or more after increasing the VINI pin's voltage gradually from the initial status.

#### 2. 5 Short circuit detection voltage (V<sub>SHORT</sub>)

The short circuit detection voltage ( $V_{SHORT}$ ) is the VINI pin's voltage; when the DOP pin's voltage is set to "L" after increasing the VINI pin's voltage gradually after setting the CIT pin's voltage  $V_{SS}$  level from the initial status.

#### 2. 6 CTLC Input Voltage "H" (VCTLCH), CTLC Input Voltage "L" (VCTLCL)

The CTLC input voltage "L" (V<sub>CTLCL</sub>) is the CTLC pin's voltage; when the COP pin's voltage is set to "L" after decreasing the CTLC pin's voltage gradually from the initial status. After that, increasing the CTLC pin's voltage gradually, the CTLC pin's voltage when the COP pin's voltage is set to "H"; is the CTLC input voltage "H" (V<sub>CTLCH</sub>).

#### 2. 7 CTLD Input Voltage "H" (VCTLDH), CTLD Input Voltage "L" (VCTLDL)

The CTLD input voltage "L" ( $V_{CTLDL}$ ) is the CTLD pin's voltage; when the DOP pin's voltage is set to "L" after decreasing the CTLD pin's voltage gradually from the initial status. After that, increasing the CTLD pin's voltage gradually, the CTLD pin's voltage when the DOP pin's voltage is set to "H"; is the CTLD input voltage "H" ( $V_{CTLDH}$ ).

#### 2. 8 SEL Input Voltage "H" (VSELH), SEL Input Voltage "L" (VSELL)

Start from the initial status, set V4 = 0 V. Confirm the DOP pin is in "L". After that, decreasing the SEL pin's voltage gradually, the SEL pin's voltage when the DOP pin's voltage is set to "H"; is the SEL input voltage "L" ( $V_{SELL}$ ). After that, increasing the SEL pin's voltage gradually, the SEL pin's voltage when the DOP pin's voltage is set to "L"; is the SEL input voltage "H" ( $V_{SELH}$ ).

# 3. CCT pin Resistance, CDT pin Resistance, CIT pin Resistance 1, CIT pin Resistance 2, CCT pin Detection Voltage, CDT pin Detection Voltage, Short circuit Detection Voltage Delay Time (Test circuit 3)

Confirm both COP and DOP pins are in "H" (its voltage level is  $V_{DS} \times 0.9 \text{ V}$  or more) after setting  $V_{VMP} = V_{SEL} = V_{CTLC} = V_{CTLD} = V_{DD}$ ,  $V_{VINI} = CCT = CDT = CIT = V_{SS}$ , V1 = V2 = V3 = V4 = 3.5 V. (This status is referred to as initial status.)

#### 3. 1 CCT pin Resistance (R<sub>CCT</sub>)

The CCT pin resistance ( $R_{CCT}$ ) is  $R_{CCT} = V_{DS} / I_{CCT}$ ,  $I_{CCT}$  is the current which flows from the CCT pin when setting V1 = 4.7 V from the initial status.

#### 3. 2 CDT pin Resistance (R<sub>CDT</sub>)

The CDT pin resistance ( $R_{CDT}$ ) is  $R_{CDT} = V_{DS} / I_{CDT}$ ,  $I_{CDT}$  is the current which flows from the CDT pin when setting V1 = 1.5 V from the initial status.

#### 3. 3 CIT pin Resistance 1 (R<sub>CIT1</sub>)

The CIT pin resistance 1 ( $R_{CIT1}$ ) is  $R_{CIT1} = V_{DS} / I_{CIT1}$ ,  $I_{CIT1}$  is the current which flows from the CIT pin when setting  $V_{VINI} = V_{DIOV1}$  max. + 0.05 V from the initial status.

#### 3. 4 CIT pin Resistance 2 (R<sub>CIT2</sub>)

The CIT pin resistance 2 ( $R_{\text{CIT2}}$ ) is  $R_{\text{CIT2}} = V_{\text{DS}} / I_{\text{CIT2}}$ ,  $I_{\text{CIT2}}$  is the current which flows from the CIT pin when setting  $V_{\text{VINI}} = V_{\text{DIOV2}}$  max. + 0.05 V from the initial status.

#### 3. 5 CCT pin Detection Voltage (V<sub>CCT</sub>)

The CCT pin detection voltage ( $V_{\text{CCT}}$ ) is the voltage at the CCT pin when the COP pin's voltage is set to "L" (voltage  $V_{\text{DS}} \times 0.1 \text{ V}$  or less) after increasing the CCT pin's voltage gradually, after setting V1 = 4.7 V from the initial state.

#### 3. 6 CDT pin Detection Voltage (V<sub>CDT</sub>)

The CDT pin detection voltage ( $V_{CDT}$ ) is the voltage at the CDT pin when the DOP pin's voltage is set to "L" (voltage  $V_{DS} \times 0.1 \text{ V}$  or less) after increasing the CDT pin's voltage gradually, after setting V1 = 1.5 V from the initial state.

#### 3. 7 CIT pin Detection Voltage (V<sub>CIT</sub>)

The CIT pin detection voltage ( $V_{CIT}$ ) is the voltage at the CIT pin when the DOP pin's voltage is set to "L" (voltage  $V_{DS} \times 0.1 \text{ V}$  or less) after increasing the CIT pin's voltage gradually, after setting  $V_{VINI} = V_{DIOV1}$  max. + 0.05 V from the initial state.

#### 3. 8 Short circuit Detection Voltage Delay Time (tshort)

Short circuit detection voltage delay time ( $t_{SHORT}$ ) is a period in which the VINI pin's voltage changes from "H" to "L" by changing the VINI pin's voltage instantaneously from the initial status to  $V_{SHORT}$  max.+0.05 V.

# 4. Voltage for Start Charging 0 V Battery, Battery Voltage for Inhibit Charging 0 V Battery (Test circuit 2)

Confirm both COP and DOP pins are in "H" (its voltage level is  $V_{DS} \times 0.9 \text{ V}$  or more) after setting  $V_{VMP} = V_{SEL} = V_{CTLC} = V_{CTLD} = V_{DD}$ ,  $V_{VINI} = V_{SS}$ , CCT pin = Open, CDT pin = Open, CIT pin = Open, V1 = V2 = V3 = V4 = 3.5 V. (This status is referred to as initial status.)

According to user's selection of the function to charge 0 V battery, either function of Voltage for start charging 0 V battery or Battery voltage for inhibit charging 0 V battery is applied to each product.

#### 4. 1 Voltage for Start Charging 0 V Battery (V<sub>0CHA</sub>) (Product with function to charge 0 V battery)

Voltage for start charging 0 V battery ( $V_{0CHA}$ ) is a voltage at V1; when a voltage at the COP pin is set to "H" after increasing a voltage at V1 gradually, after setting V1 = V2 = V3 = V4 = 0 V from the initial status.

#### Battery Voltage for Inhibit Charging 0 V Battery (V<sub>OINH</sub>) (Product with function to inhibit charging 0 V battery)

Battery voltage for inhibit charging 0 V battery (V<sub>0INH</sub>) is a voltage at V1; when a voltage at the COP pin is set to "L" after decreasing a voltage at V1 gradually from the initial status.

5. Resistance between VMP and VDD, Resistance between VMP and VSS, VC1 Pin Current, VC2 Pin Current, VC3 Pin Current, VC4 Pin Current, CTLC Pin Current "H", CTLC Pin Current "L", CTLD Pin Current "H", CTLD Pin Current "L", SEL Pin Current "H", SEL Pin Current "L", COP Pin Source Current, COP Pin Leakage Current, DOP Pin Source Current, DOP Pin Sink Current (Test circuit 4)

Set  $V_{CTLC} = V_{CTLD} = V_{VMP} = V_{SEL} = V_{DD}$ ,  $V_{VINI} = V_{SS}$ , V1 = V2 = V3 = V4 = 3.5 V, set other pins open. (This status is referred to as initial status.)

#### 5. 1 Resistance between VMP and VDD (R<sub>VMD</sub>)

The value of resistance between VMP and VDD ( $R_{VMD}$ ) can be defined by  $R_{VMD}$  =  $V_{DS}/I_{VMD}$  by using the VMP pin's current ( $I_{VMD}$ ) when  $V_{VINI}$  = 1.5 V and  $V_{VMP}$  =  $V_{SS}$  after the initial status.

#### 5. 2 Resistance between VMP and VSS (R<sub>VMS</sub>)

The value of resistance between VMP and VSS ( $R_{VMS}$ ) can be defined by  $R_{VMS} = V_{DS}/I_{VSM}$  by using the VMP pin's current ( $I_{VMS}$ ) when V1 = V2 = V3 = V4 = 1.8 V after the initial status.

#### 5. 3 VC1 Pin Current (I<sub>VC1</sub>), VC2 Pin Current (I<sub>VC2</sub>), VC3 Pin Current (I<sub>VC3</sub>), VC4 Pin Current (I<sub>VC4</sub>)

In the initial status, each current flows in the VC1 pin, VC2 pin, VC3 pin, VC4 pin is the VC1 pin current ( $I_{VC1}$ ), the VC2 pin current ( $I_{VC2}$ ), the VC3 pin current ( $I_{VC3}$ ), the VC4 pin current ( $I_{VC4}$ ), respectively.

#### 5. 4 CTLC Pin Current "H" (ICTLCH), CTLC Pin Current "L" (ICTLCL)

In the initial status, a current which flows in the CTLC pin is the CTLC pin current "H" ( $I_{CTLCH}$ ). After that, decreasing a voltage at the CTLC pin gradually, the maximum current which flows in the CTLC pin is; the CTLC pin current "L" ( $I_{CTLCL}$ ).

#### 5. 5 CTLD Pin Current "H" (ICTLDH), CTLD Pin Current "L" (ICTLDL)

In the initial status, a current which flows in the CTLD pin is the CTLD pin current "H" (I<sub>CTLDH</sub>). After that, decreasing a voltage at the CTLD pin gradually, the maximum current which flows in the CTLD pin is; the CTLD pin current "L" (I<sub>CTLDL</sub>).

#### 5. 6 SEL Pin Current "H" (Iselh), SEL Pin Current "L" (Isell)

In the initial status, a current which flows in the SEL pin is the SEL pin current "H" ( $I_{SELH}$ ). After that, a current which flows in the SEL pin when setting  $V_{SEL} = V_{SS}$  is; the SEL pin current "L" ( $I_{SELL}$ ).

#### 5. 7 COP Pin Source Current (I<sub>COH</sub>), COP Pin Leakage Current (I<sub>COL</sub>)

Start from the initial status, set  $V_{COP} = V_{DD} - 0.5 \text{ V}$ , a current which flows in the COP pin is the COP pin source current ( $I_{COH}$ ). After that, a current which flows in the COP pin when setting V1 = V2 = V3 = V4 = 5.5 V,  $V_{COP} = V_{SS}$  is; the COP pin leakage current ( $I_{COL}$ ).

#### 5. 8 DOP Pin Source Current (IDOH), DOP Pin Sink Current (IDOL)

Start from the initial status, set  $V_{DOP} = V_{DD} - 0.5 \text{ V}$ , a current which flows in the DOP pin is the DOP pin source current ( $I_{DOH}$ ). After that, a current which flows in the DOP pin when setting V1 = V2 = V3 = V4 = 1.8 V,  $V_{DOP} = V_{SS} + 0.5 \text{ V}$  is; the DOP pin sink current ( $I_{DOL}$ ).



Figure 4 Test Circuit 1



Figure 5 Test Circuit 2



Figure 6 Test Circuit 3



Figure 7 Test Circuit 4

#### Operation

Remark Refer to " Connection Examples of Battery Protection IC (cascade connection)".

#### 1. Normal Status

In the S-8204B Series, both of COP and DOP pins get the  $V_{DD}$  level; when all values of battery voltage are in the range of overdischarge detection voltage ( $V_{DLn}$ ) to overcharge detection voltage ( $V_{CUn}$ ), and due to the discharge current, the VINI pin's voltage is discharge overcurrent detection voltage ( $V_{DIOV1}$ ) or less. This is the normal status. In addition, the charge/discharge FETs are on.

#### 2. Overcharge Status

In the S-8204B Series, any voltage of the batteries increases to the level of V<sub>CUn</sub> or more, the COP pin is set in high impedance. This is the overcharge status. The COP pin is pulled down to EB– by an external resistor so that the charge FET is turned off and it stops charging.

This overcharge status is released if either condition 1 or 2 is satisfied;

- (1) In case that the VMP pin voltage is 39/40 × V<sub>DS</sub> or more; all voltages of the batteries are in the level of overcharge release voltage (V<sub>CLn</sub>) or less.
- (2) In case that the VMP pin voltage is  $39/40 \times V_{DS}$  or less; all voltages of the batteries are in the level of  $V_{CUn}$  or less

#### 3. Overdischarge Status

In the S-8204B Series, when any voltage of the batteries decreases to the level of  $V_{DLn}$  or less, the DOP pin voltage gets the  $V_{SS}$  level. This is the overdischarge status. The discharge FET is turned off and it stops discharging.

This overcharge status is released/maintained if either condition 1 to 3 is satisfied;

- To release; the VMP pin voltage is in the V<sub>DD</sub> level or more, all voltages of the batteries are in the V<sub>DLn</sub> level or more.
- (2) To release; the VMP pin voltage is  $V_{DS}/2$  or more and the VMP pin voltage is in the  $V_{DD}$  level or less, all voltages of the batteries are in the level of overdischarge release voltage ( $V_{DUn}$ ) or more.
- (3) The VMP pin voltage is V<sub>DS</sub>/2 or less, the S-8204B Series maintains the power-down status.

#### 4. Power-down Status

In the S-8204B Series, when it reaches the overdischarge status, the VMP pin is pulled down to the  $V_{SS}$  level by a resistor between VMP and VSS pin ( $R_{VMS}$ ). If the VMP pin voltage decreases to the level of  $V_{DS}/2$  or less, almost every circuit in the S-8204B stops working so that the current consumption decreases to the level of current consumption at power down ( $I_{PDN}$ ) or less. This is the power-down status. In the status, the COP pin is set in high impedance.

The power-down status is released if the following condition is satisfied.

(1) The VMP pin voltage gets  $V_{\text{DS}}/2$  or more.

#### 5. Discharge Overcurrent Status

In batteries in the normal status, the discharging current increases more than a certain value. As a result, if the status in which the VINI pin voltage increases to the level of  $V_{DIOV1}$  or more, the DOP pin gets the  $V_{SS}$  level. This is the discharge overcurrent status. The discharge control FET is turned off and it stops discharging.

This IC has three levels for discharge overcurrent detection ( $V_{DIOV1}$ ,  $V_{DIOV2}$ ,  $V_{SHORT}$ ). In the status of discharge overcurrent, the COP pin is set in high impedance. The VMP pin is pulled up to the  $V_{DD}$  level by a resistor between VMP and VDD pin ( $R_{VMD}$ ).

The S-8204B Series' actions against discharge overcurrent detection voltage 2 ( $V_{DIOV2}$ ) and short circuit detection voltage ( $V_{SHORT}$ ) are as well in  $V_{DIOV1}$ .

The discharge overcurrent status is released if the following condition is satisfied.

(1) The VMP pin voltage gets  $V_{DS}$  –1.2 V (Typ.) or more.

#### 6. 0 V Battery Charge Function

In this IC, regarding how to charge a discharged battery (0 V battery), users are able to select either function of the two mentioned below.

- (1) Allow to charge a 0 V battery (enable to charge a 0 V battery)
  A 0 V battery is charged when the voltage between VDD and VSS (V<sub>DS</sub>) is voltage for start charging 0 V battery (V<sub>OCHA</sub>) or more.
- (2) Inhibit charging a 0 V battery (unable to charge a 0 V battery)

  A 0 V battery is not charged when the battery voltage is battery voltage for inhibit charging 0 V battery (V<sub>0INH</sub>) or less.

Caution When the VDD pin voltage is less than the minimum value of operation voltage between VDD and VSS pin (V<sub>DSOP</sub>), this IC's action is not assured.

#### 7. Delay Time Setting

In the S-8204B Series, users are able to set delay time for the period; from detecting any voltage of the batteries or detecting changes in the voltage at the VINI pin, to the output to the COP, DOP pin. Each delay time is determined by a resistor in the IC and an external capacitor.

In the overchage detection, when any voltage of the batteries gets  $V_{\text{CUn}}$  or more, the S-8204B starts charging to the CCT pin's capacitor ( $C_{\text{CCT}}$ ) via the CCT pin's resistor ( $R_{\text{CCT}}$ ). After a certain period, the COP pin is set in high impedance if the voltage at the CCT pin reaches the CCT pin detection voltage ( $V_{\text{CCT}}$ ). This period is overcharge detection delay time ( $t_{\text{CU}}$ ).

 $t_{CU}$  is calculated using the following equation ( $V_{DS} = V1 + V2 + V3 + V4$ ).

```
 \begin{split} t_{\text{CU}} \left[ s \right] &= -\text{ln} \; (\; 1 - V_{\text{CCT}} \, / \, V_{\text{DS}} \,) \times C_{\text{CCT}} \left[ \mu F \right] \times R_{\text{CCT}} \left[ M \Omega \right] \\ &= -\text{ln} \; (\; 1 - 0.7 \; (\text{Typ.})) \times C_{\text{CCT}} \left[ \mu F \right] \times 8.31 \; [\text{M}\Omega] \; (\text{Typ.}) \\ &= 10.0 \; [\text{M}\Omega] \; (\text{Typ.}) \times C_{\text{CCT}} \left[ \mu F \right] \end{split}
```

Overdischarge detection delay time ( $t_{DL}$ ), discharge overcurrent detection delay time 1 ( $t_{DIOV1}$ ), discharge overcurrent detection delay time 2 ( $t_{DIOV2}$ ) are calculated using the following equations as well.

```
 \begin{split} t_{DL}\left[ms\right] &= -\text{ln (}1 - V_{CDT} \, / \, V_{DS}) \times C_{CDT}\left[\mu F\right] \times R_{CDT}\left[k\Omega\right] \\ t_{DIOV1}\left[ms\right] &= -\text{ln (}1 - V_{CIT} \, / \, V_{DS}) \times C_{CIT}\left[\mu F\right] \times R_{CIT1}\left[k\Omega\right] \\ t_{DIOV2}\left[ms\right] &= -\text{ln (}1 - V_{CIT} \, / \, V_{DS}) \times C_{CIT}\left[\mu F\right] \times R_{CIT2}\left[k\Omega\right] \end{split}
```

In case  $C_{\text{CCT}}$  =  $C_{\text{CDT}}$  =  $C_{\text{CIT}}$  = 0.1 [ $\mu$ F], each delay time  $t_{\text{CU}}$ ,  $t_{\text{DL}}$ ,  $t_{\text{DIOV1}}$ ,  $t_{\text{DIOV2}}$  is calculated as follows.

```
 \begin{array}{l} t_{CU}\left[s\right] = 10.0 \; [M\Omega] \; (Typ.) \times 0.1 \; [\mu F] = 1.0 \; [s] \; (Typ.) \\ t_{DL}\left[ms\right] = 1000 \; [k\Omega] \; (Typ.) \times 0.1 \; [\mu F] = 100 \; [ms] \; (Typ.) \\ t_{DIOV1}\left[ms\right] = 200 \; [k\Omega] \; (Typ.) \times 0.1 \; [\mu F] = 20 \; [ms] \; (Typ.) \\ t_{DIOV2}\left[ms\right] = 20 \; [k\Omega] \; (Typ.) \times 0.1 \; [\mu F] = 2.0 \; [ms] \; (Typ.) \end{array}
```

Short circuit detection voltage delay time (t<sub>SHORT</sub>) is fixed internally.

#### 8. CTLC and CTLD Pins

The S-8204B Series has two pins to control. The CTLC pin controls the output voltage from the COP pin, the CTLD pin controls the output voltage from the DOP pin. Thus it is possible for users to control the output voltages from the COP pin and DOP pin independently. These controls precede the battery protection circuit.

Table 5 Conditions Set by CTLC Pin

| CTLC Pin           | COP Pin         |
|--------------------|-----------------|
| High <sup>*1</sup> | Normal status*4 |
| Open*2             | High impedance  |
| Low <sup>*3</sup>  | High impedance  |

<sup>\*1.</sup> High; CTLC ≥ V<sub>CTLCH</sub>

Table 6 Conditions Set by CTLD Pin

| CTLD Pin           | DOP Pin               |
|--------------------|-----------------------|
| High <sup>*1</sup> | Normal status*4       |
| Open*2             | V <sub>SS</sub> level |
| Low*3              | V <sub>SS</sub> level |

<sup>\*1.</sup> High; CTLD ≥ V<sub>CTLDH</sub>

Caution Note that when the power supply fluctuates, unexpected behavior might occur if an electrical potential is generated between the potentials of "H" level input to the CTLC/CTLD pins and IC's  $V_{DD}$  by external filters  $R_{VDD1}$  and  $C_{VDD1}$ .

<sup>\*2.</sup> Pulled down by I<sub>CTLCH</sub>

<sup>\*3.</sup> Low; CTLC  $\leq V_{CTLCL}$ 

<sup>\*4.</sup> The status is controlled by the voltage detection circuit.

<sup>\*2.</sup> Pulled down by  $I_{CTLDH}$ 

<sup>\*3.</sup> Low; CTLD  $\leq V_{CTLDL}$ 

<sup>\*4.</sup> The status is controlled by the voltage detection circuit.

#### 9. SEL pin

The S-8204B Series has a pin to switch-control the protection for 3-cell or 4-cell battery.

The overdischarge detection for V4-cell is inhibited by setting the SEL pin "L", so that short-circuiting the V4 cell does not allow the overdischarge detection. This setting makes it possible to use the S-8204B Series for 3-cell protection. The control by this SEL pin precedes the battery protection circuit. Be sure to use the SEL pin in "H" or "L".

Table 7 Conditions Set by SEL Pin

| SEL Pin            | Condition         |
|--------------------|-------------------|
| High <sup>*1</sup> | 4-cell protection |
| Open               | Indefinite        |
| Low*2              | 3-cell protection |

<sup>\*1.</sup> High; SEL  $\geq$  V<sub>SELH</sub>

In cascade connection, it is possible to use the S-8204B Series for protecting 6, 7 or 8-cell battery by combining the electrical level of SEL pin.

Table 8 Conditions Set by SEL Pin in Cascade Connection

| SEL pin in S-8204B (1) | SEL pin in S-8204B (2) | Condition                |
|------------------------|------------------------|--------------------------|
| Low <sup>*1</sup>      | Low <sup>*1</sup>      | 6-series cell protection |
| Low <sup>*1</sup>      | High <sup>*2</sup>     | 7-series cell protection |
| High <sup>*2</sup>     | High <sup>*2</sup>     | 8-series cell protection |

<sup>\*1.</sup> Low; SEL  $\leq$  V<sub>SELL</sub>

**<sup>\*2.</sup>** Low; SEL ≤ V<sub>SELL</sub>

<sup>\*2.</sup> High; SEL  $\geq V_{SELH}$ 

# ■ Timing Chart (in the circuit in Figure 10)

1. Overcharge Detection and Overdischarge Detection



**\*1.** <1>: Normal status

<2>: Overcharge status

<3>: Overdischarge status

**Remark** The charger is assumed to charge with a constant current.  $V_{EB-}$  indicates the open voltage of the charger.

Figure 8

#### 2. Discharge Overcurrent Detection



\*1. <1>: Normal status

<2> : Discharge overcurrent status

**Remark** The charger is assumed to charge with a constant current.  $V_{\text{EB-}}$  indicates the open voltage of the charger.

Figure 9

# ■ Connection Examples of Battery Protection IC

# 1. 4-Series Cell (with protect overcurrent function)



Figure 10

#### 2. 7-Series Cell (cascade connection without protect overcurrent function)



Figure 11

#### 3. 8-Series Cell (cascade connection with protect overcurrent function)



Figure 12

| No. | Symbol                                | Typical | Range                   | Unit      |
|-----|---------------------------------------|---------|-------------------------|-----------|
| 1   | R <sub>VC1</sub> , R <sub>VC5</sub>   | 1       | 0.51 to 1 <sup>*1</sup> | kΩ        |
| 2   | R <sub>VC2</sub> , R <sub>VC6</sub>   | 1       | 0.51 to 1*1             | kΩ        |
| 3   | R <sub>VC3</sub> , R <sub>VC7</sub>   | 1       | 0.51 to 1 <sup>*1</sup> | kΩ        |
| 4   | R <sub>VC4</sub> , R <sub>VC8</sub>   | 1       | 0.51 to 1 <sup>*1</sup> | kΩ        |
| 5   | R <sub>DOP</sub>                      | 51      | 20 to 68                | kΩ        |
| 6   | R <sub>COP</sub>                      | 1       | 0.1 to 1                | $M\Omega$ |
| 7   | R <sub>VMP1</sub> , R <sub>VMP2</sub> | 5.1     | 1 to 10                 | kΩ        |
| 8   | R <sub>CTLC</sub>                     | 1       | 1 to 10                 | kΩ        |
| 9   | R <sub>CTLD</sub>                     | 1       | 1 to 10                 | kΩ        |
| 10  | R <sub>VINI</sub>                     | 1       | 1 to 10                 | kΩ        |
| 11  | R <sub>SEL1</sub> , R <sub>SEL2</sub> | 1       | 1 to 100                | kΩ        |
| 12  | R <sub>IFC</sub>                      | 5.1     | 5.1 to 6.8              | ΜΩ        |
| 13  | R <sub>IFD</sub>                      | 5.1     | 5.1 to 6.8              | $M\Omega$ |
| 14  | R <sub>CIT1</sub> , R <sub>CIT2</sub> | 1       | 1 to 100                | kΩ        |
| 15  | R <sub>VDD1</sub> , R <sub>VDD2</sub> | 47      | 22 to 100 <sup>*1</sup> | Ω         |
| 16  | C <sub>VC1</sub> , C <sub>VC5</sub>   | 47      | 0 to 100 <sup>*1</sup>  | nF        |
| 17  | C <sub>VC2</sub> , C <sub>VC6</sub>   | 47      | 0 to 100 <sup>*1</sup>  | nF        |
| 18  | C <sub>VC3</sub> , C <sub>VC7</sub>   | 47      | 0 to 100 <sup>*1</sup>  | nF        |
| 19  | C <sub>VC4</sub> , C <sub>VC8</sub>   | 47      | 0 to 100 <sup>*1</sup>  | nF        |
| 20  | C <sub>CCT1</sub> , C <sub>CCT2</sub> | 0.1     | 0.01 or higher          | μF        |
| 21  | C <sub>CDT1</sub> C <sub>CDT2</sub>   | 0.1     | 0.01 or higher          | μF        |
| 22  | C <sub>VDD1</sub>                     | 1       | 0 to 2.2                | μF        |
| 23  | C <sub>VDD2</sub>                     | 1.5     | 0 to 3.3                | μF        |

Table 9 Constants for External Components (in the circuit in Figure 11)

#### Caution 1. The above constants may be changed without notice.

2. It is recommended that filter constants between VDD and VSS should be set approximately to 47  $\mu\text{F}$   $\bullet$   $\Omega.$ 

e.g.,  $C_{VDD} \times R_{VDD} = 1.0~\mu\text{F} \times 47~\Omega = 47~\mu\text{F} \bullet \Omega$ 

Sufficient evaluation of transient power supply fluctuation and overcurrent protection function with the actual application is needed to determine the proper constants. Contact our sales office in case the constants should be set to other than 47  $\mu$ F  $\cdot$   $\Omega$ .

It has not been confirmed whether the operation is normal in circuits other than the above example
of connection. In addition, the example of connection shown above and the constants do not
guarantee proper operation. Perform thorough evaluation using an actual application to set the
constant.

<sup>\*1.</sup> Set up a filter constant to be  $R_{VDD1} \times C_{VDD1} = R_{VDD2} \times C_{VDD2} \times 2/3 = 47 \ \mu\text{F} \bullet \Omega$  or more, and to be  $R_{VC1} \times C_{VC1} = R_{VC2} \times C_{VC2} = R_{VC3} \times C_{VC3} = R_{VC4} \times C_{VC4} = R_{VDD1} \times C_{VDD1}, \ R_{VC5} \times C_{VC5} = R_{VC6} \times C_{VC6} = R_{VC7} \times C_{VC7} = R_{VC8} \times C_{VC8} = R_{VDD2} \times C_{VDD2} \times 2/3$ .

#### ■ Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- Batteries can be connected in any order; however, there may be cases when discharging cannot be performed when a battery is connected. In such a case, short the VMP pin and VDD pin to return the IC to the normal mode.
- If both an overcharge battery and an overdischarge battery are included among the whole batteries, the condition is set in overcharge status and overdischarge status. Therefore either charging or discharging is impossible.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

#### 1. Current Consumption

#### 1.1 $I_{OPE}$ vs. $V_{DS}$



1.2 I<sub>OPE</sub> vs. Ta



1.3 I<sub>PDN</sub> vs. V<sub>DS</sub>



1.4 I<sub>PDN</sub> vs. Ta



# 2. Overcharge Detection / Release Voltage, Overdischarge Detection / Release Voltage, Overcurrent Detection Voltage

2.1  $\,V_{\text{CU}}\,$  vs. Ta



2.2 V<sub>CL</sub> vs. Ta



2.3 V<sub>DU</sub> vs. Ta



2.4 V<sub>DL</sub> vs. Ta





3. CCT pin Resistance / Detection Voltage, CDT pin Resistance / Detection Voltage, CIT pin Resistance / Detection Voltage and Short circuit Detection Voltage Delay Time

3.1 R<sub>CCT</sub>-Ta



#### 3. 2 $V_{CCT}$ -Ta ( $V_{DS}$ = 15.2 V)



3. 3 R<sub>CDT</sub>-Ta



3. 4  $V_{CDT}$ -Ta ( $V_{DS} = 12.0 \text{ V}$ )



3. 5 R<sub>CIT1</sub>-Ta



3. 6  $V_{CIT}$ -Ta ( $V_{DS} = 14.0 \text{ V}$ )



3. 7 R<sub>CIT2</sub>-Ta



3.8 t<sub>SHORT</sub>—Ta



#### 4. COP / DOP Pin

#### 4.1 I<sub>COH</sub> vs. V<sub>COP</sub>



4.2  $I_{COL}$  vs.  $V_{COP}$ 



4.3  $I_{DOH}$  vs.  $V_{DOP}$ 



4.4  $I_{DOL}$  vs.  $V_{DOP}$ 







# No. FT016-A-P-SD-1.1

| TITLE | TSSOP16-A-PKG Dimensions |  |  |  |
|-------|--------------------------|--|--|--|
| No.   | FT016-A-P-SD-1.1         |  |  |  |
| SCALE |                          |  |  |  |
| UNIT  | mm                       |  |  |  |
|       |                          |  |  |  |
|       |                          |  |  |  |
|       |                          |  |  |  |
|       | Seiko Instruments Inc.   |  |  |  |
|       |                          |  |  |  |





# Enlarged drawing in the central part



# No. FT016-A-R-SD-2.0

| TITLE                 | TSSOP16-A- Reel  |      |       |
|-----------------------|------------------|------|-------|
| No.                   | FT016-A-R-SD-2.0 |      |       |
| SCALE                 |                  | QTY. | 2,000 |
| UNIT                  | mm               |      |       |
|                       |                  |      |       |
|                       |                  |      |       |
|                       |                  |      |       |
| Seiko Instruments Inc |                  |      |       |

Selko Instruments Inc

- The information described herein is subject to change without notice.
- Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein
  whose related industrial properties, patents, or other rights belong to third parties. The application circuit
  examples explain typical applications of the products, and do not guarantee the success of any specific
  mass-production design.
- When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority.
- Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited.
- The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc.
- Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the
  failure or malfunction of semiconductor products may occur. The user of these products should therefore
  give thorough consideration to safety design, including redundancy, fire-prevention measures, and
  malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.