# Product Preview # Combination Power Factor Correction Controller and Flyback Controller for Flat Panel TVs This combination IC integrates the primary side control blocks – power factor correction (PFC) and flyback controllers with sequencing circuitry – necessary to implement a compact highly efficient Flat Panel TV Switched Mode Power Supply. The PFC controller exhibits near-unity power factor while operating in Critical Conduction Mode (CrM) with an internal frequency clamp. The circuit incorporates all the features necessary for building a robust and compact PFC stage while minimizing the number of external components. The fixed-frequency current-mode flyback controller features a proprietary Soft-Skip™ mode combined with frequency foldback allowing excellent efficiency during light load conditions while achieving very low standby power consumption. Soft-Skip dramatically reduces the risk of acoustic noise, therefore allowing the use of inexpensive transformers and capacitors in the clamping network. Frequency jittering and ramp compensation make this controller an excellent fit for converters where ruggedness and components cost are the key constraints. #### **Common General Features** - Wide V<sub>CC</sub> Range from 10 V to 30 V - Very Low Startup Current Consumption (≤ 20 μA MAX) - Inverter Enable Output - Shutdown Pin to Disable IC - Go To Standby Input - This is a Pb-Free Device ## **PFC Controller Features** - Critical Conduction Mode (CrM) with Constant On Time Control - Internal Frequency Clamp - Skip Mode Operation During Light Load Conditions - Fast Line / Load Transient Compensation - Accurate and Programmable Maximum On Time Control - Negative Current Sensing - Programmable Overvoltage/Undervoltage Protection - 800 mA Source / 1200 mA Sink Gate Drive ## ON Semiconductor® http://onsemi.com #### **MARKING DIAGRAM** A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|----------------------|-----------------------| | NCP1927DR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Flyback Controller Features** - 65 kHz Fixed–Frequency Operation with Built–In Ramp Compensation - Frequency Jittering for Softened EMI Signature - Frequency Foldback then Soft-Skip for Improved Performance in Standby - Timer-Based Overload Protection with Auto-Recovery - Protection Against Winding Short-Circuit - 4 ms Soft-Start Timer - 800 mA Source / 1200 mA Sink Gate Drive This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice. Figure 1. Typical Application Example Figure 2. Internal Block Diagram ## PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Pin Description | |---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | POVUV | The gate drive is disabled while $V_{POVUV}$ is below $V_{UVP}$ (300 mV typical) or above $V_{OVP}$ (2.5 V typical). | | 2 | PFB | This pin receives a portion of the pre–converter output voltage. This information is used for the regulation and the "output low" detection that speeds up the loop response when the output voltage drops below 95.5% (typ) of the programmed level. | | 3 | Shutdown | Pull this pin above 1.0 V (typ) to disable the part. Ground this pin when not in use. | | 4 | PControl | The error amplifier output is available on this pin. The capacitor connected between this pin and ground adjusts the regulation loop bandwidth that is typically set below 20 Hz to achieve a high power factor. This pin is internally grounded when the circuit is off so that when it starts operation, the power increases gradually (soft–start). | | 5 | PCT | The PCT pin sources a 210 µA (typ) current to charge an external timing capacitor. The circuit controls the power switch on time by comparing the PCT voltage to an internal voltage derived from the regulation block. | | 6 | PZCD | The voltage of an auxiliary winding is applied to this pin to detect when the inductor is demagnetized for operation in critical conduction mode. | | 7 | PCS | This pin monitors a negative voltage proportional to the coil current. This signal is sensed to limit the maximum coil current and protect the PFC stage during overload conditions. | | 8 | GTS | Pull this pin low to disable the PFC controller during standby mode. Standby mode can also be entered by monitoring the feedback voltage of the flyback stage with an external resistor divider. | | 9 | FCS | This pin senses the primary current for current-mode operation of the flyback stage. Ramp compensation can be added with an external resistor. | | 10 | FFB | Connecting this pin to ground through an optocoupler allows regulation of the flyback stage. | | 11 | GND | This is the the controller ground. | | 12 | FDRV | This is the driver's output to an external MOSFET gate of the flyback power stage. | | 13 | V <sub>CC</sub> | This pin is connected to an external auxiliary voltage. | | 14 | PDRV | This is the driver's output to an external MOSFET gate of the PFC power stage. | | 15 | PSKIP | To adjust the power level below which the PFC stage will enter skip mode, connect a resistor between this pin and ground. To disable skip mode, connect this pin directly to ground. | | 16 | IENABLE | This pin voltage is high (5 V) when the output of the PFC stage is in steady state regulation and low at all other times. This signal serves to "inform" the backlight inverter that the PFC output is ready and that it can start operation. It can also be used as a stable 5 V reference. | ## MAXIMUM RATINGS (Note 1) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------|---------| | Supply Pin (pin 13) (Note 2)<br>Voltage Range<br>Current Range | V <sub>CC(MAX)</sub><br>I <sub>CC(MAX)</sub> | -0.3 to 30<br>±30 | V<br>mA | | PFC Drive Pin (pin 14) (Note 2)<br>Voltage Range<br>Current Range | V <sub>PDRV(MAX)</sub><br>I <sub>PDRV(MAX)</sub> | -0.3 to 20<br>+800, -1200 | V<br>mA | | Flyback Drive Pin (pin 12) (Note 2)<br>Voltage Range<br>Current Range | V <sub>FDRV</sub> (MAX)<br>I <sub>FDRV</sub> (MAX) | -0.3 to 20<br>+800, -1200 | V<br>mA | | Inverter Enable Pin (pin 16) (Note 2)<br>Voltage Range<br>Current Range | VIENABLE(MAX)<br>IIENABLE(MAX) | -0.3 to 6<br>±20 | V<br>mA | | Control Pin (pin 4) (Note 2)<br>Voltage Range<br>Current Range | VPControl(MAX)<br>IPControl(MAX) | -0.3 to 6<br>±10 | V<br>mA | | PFC Current Sense Pin (pin 7) (Note 2)<br>Voltage Range<br>Current Range | V <sub>PCS(MAX)</sub><br>I <sub>PCS(MAX)</sub> | −0.3 to 3<br>±10 | V<br>mA | | ZCD Pin (pin 6) (Note 2)<br>Voltage Range<br>Current Range | V <sub>PZCD(MAX)</sub><br>I <sub>PZCD(MAX)</sub> | -0.9 to 12<br>±10 | V<br>mA | | All Other Pins (Note 2)<br>Voltage Range<br>Current Range | V <sub>MAX</sub><br>I <sub>MAX</sub> | -0.3 to 10<br>±10 | V<br>mA | | Thermal Resistance Junction-to-Air, 100 mm <sup>2</sup> Single Layer of 1 oz Copper | $R_{ hetaJA}$ | 140 | °C/W | | Temperature Range<br>Storage Temperature<br>Operating Junction Temperature | T <sub>JSTRG(MAX)</sub><br>T <sub>J(MAX)</sub> | -60 to 150<br>-25 to 125 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. This device series contains ESD protection and exceeds the following tests: Charged Device Model 2000 V per JEDEC Standard JESD22-C101D Human Body Model 2000 V per JEDEC Standard JESD22-A114E Machine Model 200 V per JEDEC Standard JESD22-A115A <sup>2.</sup> This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78. $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \text{ ($V_{CC}=12$ V, $V_{PFB}=2.4$ V, $V_{POVUV}=2.3$ V, $V_{PControl}=4$ V, $V_{PZCD}=0$ V, $V_{PCS}=0$ V, $V_{GTS}=1$ V, $V_{PSKIP}=0$ V, $V_{FFB}=2.4$ V, $V_{FCS}=0$ V, $V_{Shutdown}=0$ V, $V_{IENABLE}=0$ pen, $C_{PCT}=1$ nF, $C_{PDRV}=1$ nF, $C_{FDRV}=1$ nF, for typical values $T_J=25^{\circ}C$, for min/max values, $T_J$ is $-25^{\circ}C$ to $125^{\circ}C$, unless otherwise noted) \\ \end{array}$ | Characteristics | Test Condition | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------|-------------------|-------------------|----------------| | SUPPLY CIRCUIT | | • | • | | | | | Supply Voltage<br>Startup Threshold<br>Minimum Operating Voltage<br>Internal latch reset level | $V_{CC}$ increasing, $dV/dt$ = 1.25 mV/ $\mu$ s $V_{CC}$ decreasing, $dV/dt$ = 125 $\mu$ V/ $\mu$ s $V_{CC}$ decreasing | VCC(on)<br>VCC(off)<br>VCC(reset) | 16<br>8<br>5.0 | 17<br>9<br>6.5 | 18<br>10<br>8.0 | V | | Supply Current PFC is switching at 70kHz PFC is switching at 70kHz Flyback Switching, PFC is in GTS | $C_{FDRV}$ = open, $C_{PDRV}$ = open $V_{FFB} = V_{fold} - 0.2 \text{ V}, C_{FDRV}$ = open, $V_{FCS} = 0.8 \text{ V}$ | I <sub>CC1</sub><br>I <sub>CC2</sub><br>I <sub>CC3</sub> | 2.4<br>3.8<br>1.0 | 3.3<br>5.1<br>1.5 | 4.2<br>6.4<br>2.0 | mA<br>mA<br>mA | | During Faults<br>Startup | $V_{CC} = V_{CC(on)} - 0.2 \text{ V}$ | I <sub>CC4</sub><br>I <sub>CC5</sub> | 1.0<br>- | 1.5<br>- | 2.5<br>20 | mA<br>μA | | FLYBACK FEEDBACK | | • | • | | | | | Equivalent Internal Pull-Up Resistor | | R <sub>FFB</sub> | 14 | 20 | 31 | kΩ | | V <sub>FFB</sub> to Internal Current Setpoint<br>Division Ratio | | K <sub>FFB</sub> | 4.8 | 5.0 | 5.2 | | | Overload Detection Filter | | t <sub>delay(FOVLD)</sub> | _ | 10 | _ | μs | | Flyback Fault Timer | V <sub>FFB</sub> = 4.5 V to FDRV turn-off | t <sub>FOVLD</sub> | 60 | 80 | 100 | ms | | FFB Pin Voltage | V <sub>FFB</sub> = open | V <sub>FFB(open)</sub> | 4.5 | 5.0 | 5.5 | V | | FLYBACK CURRENT SENSE | | | | | 1 | | | Current Sense Voltage Threshold | V <sub>FFB</sub> = 4.5 V | $V_{ILIM}$ | 0.655 | 0.700 | 0.725 | V | | Leading Edge Blanking Duration | | t <sub>LEB</sub> | 190 | 250 | 310 | ns | | Propagation Delay<br>Current Sense Voltage Threshold<br>Immediate Fault Protection | Step V <sub>FCS</sub> 0 V to 2 V, to FDRV falling edge | t <sub>delay(ILIM)</sub><br>t <sub>CS(stop)</sub> | -<br>- | 80<br>80 | 110<br>110 | ns<br>ns | | Immediate Fault Protection Threshold | V <sub>FFB</sub> = 3 V, V <sub>FCS</sub> dV/dt = 500 μV/μs | V <sub>CS(stop)</sub> | 0.95 | 1.05 | 1.15 | V | | Leading Edge Blanking Duration for ICS(stop) | | t <sub>LEB(stop)</sub> | 90 | 120 | 150 | ns | | Input Bias Current | V <sub>FCS</sub> = V <sub>ILIM</sub> | I <sub>FCS(bias)</sub> | -1 | - | +1 | μΑ | | Current Sourced by the FCS Pin | V <sub>FCS</sub> = 0 V, 80% Duty Ratio | I <sub>ramp(MAX)</sub> | 100 | 150 | 200 | μΑ | | FLYBACK SOFT-START | | • | • | | • | | | Soft-Start Period | 1 <sup>st</sup> FDRV pulse to V <sub>FCS</sub> = V <sub>ILIM</sub> | t <sub>SSTART</sub> | 2.8 | 4.0 | 5.2 | ms | | OSCILLATOR | | • | • | | • | | | Base Oscillator Frequency | | f <sub>OSC</sub> | 60 | 65 | 70 | kHz | | Maximum Duty Ratio | | D <sub>MAX</sub> | 76 | 80 | 84 | % | | Frequency Modulation in Percentage of fosc | | f <sub>MOD</sub> | - | ±6 | - | % | | Frequency Modulation Frequency | | f <sub>jitter</sub> | - | 125 | - | Hz | | Oscillator Frequency Voltage Stability | V <sub>CC(MIN)</sub> < V <sub>CC</sub> < V <sub>CC(MAX)</sub> | f <sub>OSC(VSTAB)</sub> | -1 | _ | +1 | % | | FLYBACK GATE DRIVE | | | | | | | | FDRV Impedance<br>Sink<br>Source | V <sub>FDRV</sub> = 10 V<br>V <sub>FDRV</sub> = 2 V | R <sub>FDRV(SNK)</sub><br>R <sub>FDRV(SRC)</sub> | _<br>_ | 12.5<br>14 | _<br>_ | Ω<br>Ω | | FDRV Rise Time (10% to 90%) | · runy - 2 v | | 15 | 30 | 80 | ns | | FDRV Fall Time (90% to 10%) | | t <sub>FDRV(r)</sub> | 12 | 25 | 70 | ns | | FDRV Low Voltage | I <sub>FDRV</sub> = 0 mA | t <sub>FDRV(f)</sub> | - | 0.06 | 0.5 | V | | 1 D. 17 LOW VOILAGO | ירטאט – ס ווויס | * FDHV(IOW) | | 0.00 | 0.0 | | 3. Guaranteed by design $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \ (V_{CC} = 12 \ V, \ V_{PFB} = 2.4 \ V, \ V_{POVUV} = 2.3 \ V, \ V_{PControl} = 4 \ V, \ V_{PZCD} = 0 \ V, \ V_{PCS} = 0 \ V, \ V_{GTS} = 1 \ V, \ V_{PSKIP} = 0 \ V, \ V_{FFB} = 2.4 \ V, \ V_{FCS} = 0 \ V, \ V_{Shutdown} = 0 \ V, \ V_{IENABLE} = open, \ C_{PCT} = 1 \ nF, \ C_{PDRV} = 1 \ nF, \ C_{FDRV} = 1 \ nF, \ for \ typical \ values \ T_J = 25^{\circ}C, \ for \ min/max \ values, \ T_J \ is \ - 25^{\circ}C \ to \ 125^{\circ}C, \ unless \ otherwise \ noted) \end{array}$ | Characteristics | Test Condition | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------|--------------|--------------|--------| | FLYBACK GATE DRIVE | • | | • | | | | | FDRV Voltage Drop | $V_{CC} = V_{CC(off)} + 0.2 \text{ V},$ $R_{FDRV} = 33 \text{ k}\Omega$ | V <sub>FDRV(drop)</sub> | - | - | 1 | V | | FDRV Clamp Voltage | $V_{CC} = 30 \text{ V}, I_{FDRV} = 0 \text{ mA}$ | V <sub>FDRV(clamp)</sub> | 11 | 13.5 | 16 | V | | FLYBACK SKIP MODE/FREQ FOLDB | ACK | | | | | | | Skip Threshold | V <sub>FFB</sub> Decreasing | V <sub>FSKIP</sub> | 630 | 700 | 770 | mV | | Skip Comparator Hysteresis | | V <sub>FSKIP(HYS)</sub> | 65 | 100 | 135 | mV | | Soft-Skip Duration | 1 <sup>st</sup> Pulse to V <sub>FCS</sub> = V <sub>fold</sub> /K <sub>FFB</sub> | t <sub>SSKIP</sub> | 50 | 100 | 140 | μs | | Frequency Foldback Threshold | $V_{FFB}$ Decreasing, $dV/dt = 500 \mu V/\mu s$ | $V_{fold}$ | 1.26 | 1.40 | 1.54 | V | | Minimum Switching Frequency | V <sub>FFB</sub> = V <sub>FSKIP</sub> + 150 mV | f <sub>OSC(MIN)</sub> | 21 | 26 | 31 | kHz | | Maximum On Time | Frequency Foldback or Skip Mode | t <sub>on(MAX)</sub> | 10.0 | 13.0 | 16.0 | μs | | PFC CURRENT SENSE | | | | | | | | PCS Pin Voltage | $R_{PCS}$ = 2.5 kΩ, $I_{PCS}$ = 265 μA | V <sub>PCS</sub> | -20 | 0 | 20 | mV | | Overcurrent Protection Threshold | R <sub>PCS</sub> = 2.5 kΩ | I <sub>OCP</sub> | 230 | 250 | 265 | μΑ | | Propagation Delay | step I <sub>PCS</sub> 0 $\mu$ A to 400 $\mu$ A I <sub>OCP</sub> to PDRV falling edge R <sub>PCS</sub> = 1 $k\Omega$ | t <sub>OCP</sub> | - | 100 | 210 | ns | | PFC RAMP CONTROL | • | | • | | | | | PCT Charge Current | V <sub>PCT</sub> = 1.5 V | I <sub>PCT(charge)</sub> | 189 | 210 | 231 | μА | | C <sub>PCT</sub> Discharge Time | $V_{PControl}$ = open, $C_{PControl}$ = 10 nF<br>$V_{PCT}$ = $V_{PCT(MAX)}$ -100 mV to<br>600 mV | <sup>t</sup> CPCT(discharge) | - | - | 500 | ns | | Maximum PCT Level Before PDRV Switches Off | V <sub>PControl</sub> = open, C <sub>PControl</sub> = 10 nF | V <sub>PCT(MAX)</sub> | 4.7 | 5.0 | 5.3 | V | | Propagation Delay of the PWM<br>Comparator | step V <sub>PCT</sub> from 3.5 V to 5.0 V | t <sub>PWM</sub> | - | 150 | 200 | ns | | PFC Frequency Clamp | | f <sub>clamp</sub> | 330 | 385 | 440 | kHz | | PFC GATE DRIVE | | | | | | | | PDRV Impedance<br>Sink<br>Source | V <sub>PDRV</sub> = 10 V<br>V <sub>PDRV</sub> = 2 V | R <sub>PDRV(SNK)</sub><br>R <sub>PDRV(SRC)</sub> | -<br>- | 12.5<br>14 | -<br>- | Ω<br>Ω | | PDRV Rise Time (10 % to 90 %) | | t <sub>PDRV(r)</sub> | 15 | 30 | 80 | ns | | PDRV Fall Time (90 % to 10 %) | | t <sub>PDRV(f)</sub> | 12 | 25 | 70 | ns | | PDRV Low Voltage | I <sub>PDRV</sub> = 0 mA | V <sub>PDRV(low)</sub> | _ | 0.06 | 0.5 | V | | PDRV Voltage Drop | $V_{CC} = V_{CC(off)} + 0.2 \text{ V},$ $R_{PDRV} = 33 \text{ k}\Omega$ | V <sub>PDRV(drop)</sub> | - | - | 1 | V | | PDRV Clamp Voltage | V <sub>CC</sub> = 30 V, I <sub>PDRV</sub> = 0 mA | V <sub>PDRV(clamp)</sub> | 11 | 13.5 | 16 | V | | PFC ZERO CURRENT DETECTION | | | | | | | | Zero Current Detection Threshold<br>Rising<br>Falling | | V <sub>ZCD</sub> (rising)<br>V <sub>ZCD</sub> (falling) | 1.12<br>0.56 | 1.40<br>0.70 | 1.68<br>0.84 | V | | Hysteresis on Voltage Threshold | VZCD(rising) - VZCD(falling) | V <sub>ZCD(HYS)</sub> | 560 | 700 | 840 | mV | | | Step V <sub>PZCD</sub> from 2 V to 0 V | t <sub>ZCD</sub> | _ | 100 | 170 | ns | 3. Guaranteed by design $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \text{ ($V_{CC}=12$ V, $V_{PFB}=2.4$ V, $V_{POVUV}=2.3$ V, $V_{PControl}=4$ V, $V_{PZCD}=0$ V, $V_{PCS}=0$ V, $V_{GTS}=1$ V, $V_{PSKIP}=0$ V, $V_{FFB}=2.4$ V, $V_{FCS}=0$ V, $V_{Shutdown}=0$ V, $V_{IENABLE}=0$ pen, $C_{PCT}=1$ nF, $C_{PDRV}=1$ nF, $C_{FDRV}=1$ nF, for typical values $T_{J}=25^{\circ}C$, for min/max values, $T_{J}$ is $-25^{\circ}C$ to $125^{\circ}C$, unless otherwise noted) \\ \end{array}$ | Characteristics | Test Condition | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------|------------|------------|--------------------------| | PFC ZERO CURRENT DETECTION | | • | | | 1 | | | Clamp Voltage | | | | | | V | | Upper Clamp<br>Negative Clamp | $I_{PZCD} = 3 \text{ mA}$<br>$I_{PZCD} = -2 \text{ mA}$ | V <sub>CL(POS)</sub><br>V <sub>CL(NEG)</sub> | 8<br>-0.9 | 10<br>-0.7 | 12<br>0 | | | Minimum detectable ZCD pulse width | | t <sub>SYNC</sub> | _ | 70 | 100 | ns | | Maximum Off Time | PDRV off = 10% to PDRV on = 90% | t <sub>start</sub> | 75 | 180 | 300 | μs | | Input Bias Current | $V_{PZCD} = 5 V$ $V_{PZCD} = -0.2 V$ | I <sub>PZCD(bias)</sub><br>I <sub>PZCD(bias)</sub> | -2<br>-2 | -<br>- | 2<br>2 | μ <b>Α</b><br>μ <b>Α</b> | | PFC SKIP MODE | | | | | | | | Skip Pin Internal Current Source | | I <sub>PSKIP</sub> | 27 | 30 | 33 | μΑ | | Hysteresis of the skip cycle detection level | V <sub>PSKIP</sub> = 1 V | V <sub>PSKIP(HYS)</sub> | 10 | 12 | 16 | % | | PFC REGULATION BLOCK | • | • | • | • | • | | | Voltage Reference | | V <sub>REF</sub> | 2.463 | 2.500 | 2.537 | V | | Error Amplifier Current Capability<br>Maximum Source Current<br>Maximum Sink Current | V <sub>PFB</sub> = 2.4 V, V <sub>POVUV</sub> = 3 V<br>V <sub>PFB</sub> = 2.6 V, V <sub>POVUV</sub> = 3 V | I <sub>EA(SRC)</sub><br>I <sub>EA(SNK)</sub> | 16<br>16 | 20<br>20 | 24<br>24 | μ <b>Α</b><br>μ <b>Α</b> | | Error Amplifier Transconductance | $V_{PFB} = V_{REF} \pm 100 \text{ mV},$<br>$V_{POVUV} = 3 \text{ V}$ | gm | 100 | 200 | 300 | μS | | PFB Bias Current | V <sub>PFB</sub> = 2.5 V | I <sub>PFB(bias)</sub> | -0.5 | - | 0.5 | μΑ | | Maximum EA Output Voltage | V <sub>PFB</sub> = 2 V<br>V <sub>PControl</sub> = open, C <sub>PControl</sub> = 10 nF | V <sub>PControl(MAX)</sub> | 5.05 | 5.6 | 6.1 | V | | Minimum EA Output Voltage | V <sub>PFB</sub> = 3 V<br>V <sub>PControl</sub> = open, C <sub>PControl</sub> = 10 nF | V <sub>PControl(MIN)</sub> | 0.35 | 0.6 | 0.8 | V | | EA Output Regulation Voltage Swing | V <sub>P</sub> Control(MAX) - V <sub>P</sub> Control(MIN) | $\Delta V_{PControl}$ | 4.7 | 5.0 | 5.3 | V | | Ratio (V <sub>out</sub> Low Detect Threshold / V <sub>REF</sub> ) | | V <sub>OLOW</sub> /V <sub>REF</sub> | 95.0 | 95.5 | 96.0 | % | | V <sub>out</sub> Low Detect / V <sub>REF</sub> Hysteresis | | V <sub>OLOW(HYS)</sub> /<br>V <sub>REF</sub> | - | - | 1.0 | % | | Source Current During V <sub>OUT</sub> Low<br>Detect | | I <sub>PControl(boost)</sub> | 190 | 240 | 290 | μΑ | | GO TO STANDBY (GTS) | • | • | • | • | • | | | Internal Pull-Down Resistor | | R <sub>GTS</sub> | 80 | 200 | 320 | kΩ | | Standby Threshold | V <sub>GTS</sub> Decreasing | V <sub>standby</sub> | 270 | 300 | 330 | mV | | Standby Hysteresis | | V <sub>standby(HYS)</sub> | 85 | 100 | 125 | mV | | Go To Standby Timer | Step V <sub>GTS</sub> from 1 V to 0 V<br>Step V <sub>GTS</sub> from 0 V to 1 V | t <sub>GTS(off)</sub><br>t <sub>GTS(on)</sub> | 37.5<br>30 | 50.0<br>50 | 62.5<br>70 | ms<br>μs | | PFC FAULT PROTECTION | • | | • | | • | | | Overvoltage Protection Threshold | | V <sub>OVP</sub> | 2.450 | 2.500 | 2.550 | V | | Overvoltage Protection Hysteresis | | V <sub>OVP(HYS)</sub> | 20 | 40 | 60 | mV | | Overvoltage Protection Filter Delay | | t <sub>delay(OVP)</sub> | _ | 30 | _ | μs | | Undervoltage Protection Threshold | | V <sub>UVP</sub> | 285 | 300 | 315 | mV | | Undervoltage Protection Hysteresis | | V <sub>UVP(HYS)</sub> | 20 | 40 | 60 | mV | | Undervoltage Protection Filter Delay | | t <sub>delay(UVP)</sub> | _ | 30 | _ | μS | 3. Guaranteed by design $\begin{array}{l} \textbf{ELECTRICAL CHARACTERISTICS} \ (V_{CC} = 12 \ V, \ V_{PFB} = 2.4 \ V, \ V_{POVUV} = 2.3 \ V, \ V_{PControl} = 4 \ V, \ V_{PZCD} = 0 \ V, \ V_{PCS} = 0 \ V, \ V_{GTS} = 1 \ V, \ V_{PSKIP} = 0 \ V, \ V_{FFB} = 2.4 \ V, \ V_{FCS} = 0 \ V, \ V_{Shutdown} = 0 \ V, \ V_{IENABLE} = open, \ C_{PCT} = 1 \ nF, \ C_{PDRV} = 1 \ nF, \ C_{FDRV} = 1 \ nF, \ for \ typical \ values \ T_J = 25^{\circ}C, \ for \ min/max \ values, \ T_J \ is \ - 25^{\circ}C \ to \ 125^{\circ}C, \ unless \ otherwise \ noted) \end{array}$ | Characteristics | Test Condition | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------|------------------|-------------------|--------------| | PFC FAULT PROTECTION | | • | • | • | • | • | | UVP Pull Down Current Source | | I <sub>UVP</sub> | 0.7 | 1.0 | 1.3 | μΑ | | Ratio Between V <sub>OVP</sub> and V <sub>REF</sub> (Note 3) | | V <sub>OVP</sub> /V <sub>REF</sub> | 99.5 | 100.0 | 100.5 | % | | INVERTER ENABLE/REFERENCE | | | | • | • | | | Disable Threshold | | V <sub>disable</sub> | 1.809 | 1.865 | 1.921 | V | | Disable Filter Delay | | t <sub>delay(disable)</sub> | - | 30 | _ | μS | | Voltage Reference | I <sub>IENABLE(SRC)</sub> = 8 mA<br>I <sub>IENABLE(SRC)</sub> = 1 mA<br>I <sub>IENABLE(SNK)</sub> = 250 μA | VIENABLE(high) VIENABLE(high) VIENABLE(low) | 4.5<br>4.7<br>– | 5.0<br>5.0<br>60 | 5.4<br>5.4<br>120 | V<br>V<br>mV | | Reference Pin Decoupling Capacitor | | C <sub>REF</sub> | 0 | _ | 1 | μF | | THERMAL PROTECTION | | | | | | | | Thermal Shutdown | | T <sub>TSHDN</sub> | - | 150 | _ | °C | | Thermal Shutdown Delay | | t <sub>delay(TSHDN)</sub> | - | 30 | - | μs | | SHUTDOWN PIN | | | | | | | | Shutdown Threshold | V <sub>Shutdown</sub> Increasing | V <sub>SHDN</sub> | 0.90 | 1.00 | 1.10 | V | | Shutdown Filter Delay | V <sub>Shutdown</sub> Increasing | t <sub>delay(SHDN)</sub> | - | 30 | - | μs | | Pull Up Current Source | | I <sub>Shutdown</sub> | 2.3 | 3.3 | 4.3 | μА | <sup>3.</sup> Guaranteed by design #### **DETAILED OPERATING DESCRIPTION** #### INTRODUCTION The NCP1927 is a combination power factor correction (PFC) and flyback controller optimized for use in Flat Panel TVs. This device includes all the features needed to implement a highly efficient and compact power supply. It integrates a critical conduction mode (CrM) PFC controller and a fixed–frequency current mode flyback controller with proper sequencing for simplified system design. This device includes frequency jittering, a shutdown input, an inverter enable output, a go to standby input, and a dedicated pin for under/overvoltage protection. #### SUPPLY SEQUENCING The flyback controller of the NCP1927 is enabled once $V_{\rm CC}$ reaches $V_{\rm CC(on)}$ , provided it is not in thermal shutdown and has not been latched off or shutdown. Once the flyback controller is enabled, a soft–start timer is activated, and it begins switching. The soft–start timer provides a ramp signal that increases over $t_{\rm SSTART}$ (typically 4.0 ms). This ensures that the peak current gradually increases to minimize power component stress and limit output voltage overshoot. Frequency jittering is disabled while the soft–start timer is running. Once the flyback controller detects regulation on the output (it is no longer in overload), the PFC controller can be enabled. As soon as the PFC controller is enabled, the error amplifier begins to source its maximum output current, $I_{EA(MAX)}$ , (typically 20 $\mu A$ ) to linearly charge the PControl pin capacitor ( $C_{PControl}$ ). Soft–start is achieved as $C_{PControl}$ charges. An internal grounding switch on the PControl pin is turned on each time the PFC controller is disabled, and turned off when it is enabled. This ensures that $C_{PControl}$ is always fully discharged at the beginning of soft–start. As the PFC stage approaches regulation on the output, the error amplifier output current, $I_{EA}$ , gradually reduces to 0 $\mu$ A. Once the output is in regulation and $I_{EA}$ reaches 0 $\mu$ A, the IENABLE pin is set to $V_{IENABLE(high)}$ (typically 5 V). ## **VCC MANAGEMENT** When power is initially applied to the application, the $V_{CC}$ capacitor $(C_{VCC})$ begins charging through a resistor connected to the high voltage line $(V_{in})$ . The resistor value must be chosen so that the charging current is greater than the IC bias current during startup. The maximum value for the startup resistor is calculated using Equation 1. $$R_{\text{start}} = \frac{V_{\text{in}}}{I_{\text{CC5}}} \tag{eq. 1}$$ where $V_{in}$ is the rectified dc input voltage and $I_{CC5}$ is the IC bias current during startup (20 $\mu$ A maximum). When $V_{CC}$ reaches $V_{CC(reset)}$ (typically 6.5 V), a Power On Reset occurs. This resets all logic states on the device. As $V_{CC}$ continues to rise, the IC bias current remains at $I_{CC5}$ until $V_{CC}$ reaches $V_{CC(on)}$ (typically 17 V). Once $V_{CC}$ reaches $V_{CC(on)}$ , the flyback controller is enabled and the IC bias current increases to $I_{CC3}$ (1.5 mA typical). However, the total $I_{CC}$ current is greater than this due to the gate charge load at the flyback drive output (FDRV). Once the flyback is in regulation, the PFC controller can be enabled. When the PFC is enabled, the $I_{CC}$ current increases further due to the gate charge load at the PFC drive output (PDRV). The increase in $I_{CC}$ per MOSFET is calculated using Equation 2. $$I_{CC(x)} = f_{OSC} \cdot Q_{G(x)}$$ (eq. 2) where, $f_{OSC}$ is the switching frequency and $Q_{G(X)}$ is the gate charge of the external MOSFET X. $C_{VCC}$ must be sized such that a $V_{CC}$ voltage greater than $V_{CC(off)}$ (9 V typical) is maintained while the auxiliary supply voltage increases during startup. If $C_{VCC}$ is too small, $V_{CC}$ falls below $V_{CC(off)}$ and the controller turns off before the auxiliary winding powers up the controller. The total $I_{CC}$ current after the flyback controller is enabled ( $I_{CC3}$ plus $I_{CC(FDRV)}$ ) must be considered to correctly size $C_{VCC}$ . It is often useful to connect a small $V_{CC}$ capacitor (C1) directly to the $V_{CC}$ pin, while a larger capacitor (C2) is connected to the $V_{CC}$ pin through a diode and charged by the aux winding. This allows minimum startup time while providing enough $V_{CC}$ capacitance to operate during light load conditions. This implementation is shown in Figure 3 and the startup sequence is shown in Figure 4. Figure 3. Operation with Dual $V_{CC}$ Capacitors Figure 4. Startup Sequence of the NCP1927 #### **FAULT MANAGEMENT** When the NCP1927 detects a non-latching fault (Shutdown Mode, TSD, and Flyback Overload), the drivers are disabled, and $V_{\rm CC}$ falls towards $V_{\rm CC(off)}$ due to the IC internal current consumption. Once $V_{\rm CC}$ falls below $V_{\rm CC(off)}$ , the fault is reset and the IC internal current consumption is reduced to the startup current, $I_{\rm CC5}.~V_{\rm CC}$ begins to rise as if power was initially applied and the device resumes normal operation once $V_{\rm CC}$ reaches $V_{\rm CC(on)}.$ This cycle between $V_{\rm CC(on)}$ and $V_{\rm CC(off)}$ is commonly referred to as a $V_{\rm CC}$ hiccup and is shown in Figure 5. Figure 5. $V_{CC}$ During a $V_{CC}$ Hiccup #### **SHUTDOWN PIN** The Shutdown pin allows for external disabling of the NCP1927. When $V_{Shutdown}$ is pulled above the shutdown threshold, $V_{SHDN}$ (typically 1.0 V), both the flyback and PFC drive outputs are immediately turned off, and a $V_{CC}$ hiccup occurs (see Figure 5). When $V_{CC}$ reaches $V_{CC(on)}$ , the cycle repeats unless the NCP1927 is taken out of shutdown. This is achieved when $V_{Shutdown}$ becomes less than $V_{SHDN}$ . The NCP1927 leaves shutdown mode and will start when $V_{CC}$ reaches $V_{CC(on)}$ according to the initial power–on sequence. The $V_{CC}$ behavior during shutdown mode is shown in Figure 6. Figure 6. V<sub>CC</sub> Behavior During Shutdown Mode #### THERMAL SHUTDOWN When the junction temperature exceeds $T_{TSHDN}$ (140°C minimum), a temperature sensing circuit disables the gate drives and a $V_{CC}$ hiccup occurs (see Figure 5). When $V_{CC}$ reaches $V_{CC(on)}$ , the cycle repeats unless the junction temperature drops below $T_{TSHDN}$ . #### **CLAMPED DRIVERS** The NCP1927 includes two powerful MOSFET drivers capable of sourcing 500 mA and sinking 800 mA each. Since $V_{\rm CC}$ is rated at 30 V (maximum), each driver output is internally clamped to 16 V (maximum) to allow the use of 20 V MOSFETs. #### **FLYBACK CONTROLLER** The NCP1927 flyback stage implements a standard current mode architecture where the switch-off event is dictated by the peak current setpoint. # Oscillator with Maximum Duty Ratio and Frequency Jittering The NCP1927 flyback controller includes an oscillator that sets the switching frequency with an accuracy of $\pm 7.7\%$ . The maximum duty ratio of the FDRV pin is 80% (typical). In order to improve the EMI signature, the switching frequency jitters at $f_{MOD}$ ( $\pm 6\%$ typical) around its nominal value, with a triangle–wave shape and at a frequency of $f_{iitter}$ (125 Hz typical). The frequency jittering is fully disabled during soft-start and frequency foldback. Figure 7 depicts the jittering operation. Figure 7. Frequency Jittering #### **Current Sensing** NCP1927 is a current-mode controller, which means that the feedback voltage sets the peak current flowing in the transformer and the MOSFET. This is done through the PWM comparator. The switch current is sensed across a resistor and the resulting voltage is applied to the FCS pin. It is then applied to one input of the PWM comparator through a 250 ns leading edge blanking (LEB) block. On the other input, the feedback voltage divided by K<sub>FFB</sub> (typically 5) sets the current limit threshold. When the current reaches this threshold, the output driver is turned off. A dedicated comparator monitors the current sense voltage, and if it reaches the maximum value, V<sub>ILIM</sub> (typically 0.7 V), the output driver is turned off immediately. This occurs even if the limit imposed by the feedback voltage is higher than V<sub>ILIM</sub>. Figure 8 shows the schematic of the current sense circuit. Figure 8. Current Sense Block Schematic #### **Short-Winding Protection** Under some conditions, like a transformer winding or output diode short-circuit, the primary current increases above $V_{ILIM}$ before the LEB timer expires. To prevent dangerously high current from flowing, an additional comparator senses when $V_{FCS}$ reaches $V_{CS(stop)}$ . Once this comparator toggles, the controller immediately latches off. The effect of latching off the IC is identical to shutdown mode, however, the $V_{CC}$ cycle repeats indefinitely until the input power is removed and $C_{VCC}$ is allowed to discharge below $V_{CC(reset)}$ . When input power is reapplied, the NCP1927 operates according to the initial power–on sequence. The $V_{CC}$ behavior during short winding protection is shown in Figure 9. Figure 9. V<sub>CC</sub> Behavior During Short Winding Protection #### **Feedback** The ratio from the feedback voltage to the current limit threshold, $K_{FFB}$ (typically 5), determines the peak current limit threshold. This means that the feedback voltage when the current limit threshold equals $V_{ILIM}$ is 3.5 V (typical). The FFB pin is connected to the internal $V_{DD}$ rail through a resistor divider. To ease system design, the FFB pin is represented by a Thevenin equivalent circuit containing a voltage source and series resistor, $V_{FFB(open)}$ (typically 5 V) and $R_{FFB}$ (typically 20 k $\Omega$ ). #### Soft-Start The NCP1927 flyback controller features an internal soft-start circuit. Every time the controller starts (i.e. the controller was off and starts, or restarts due to a fault), a soft–start is applied when $V_{CC}$ reaches $V_{CC(on)}$ . The current limit threshold is linearly increased from 0 until it reaches $V_{ILIM}$ (in 4.0 ms), or until the feedback loop imposes a setpoint lower than the one imposed by the soft–start (the 2 comparator outputs are OR'ed together). Figure 10 shows a typical startup sequence. Figure 10. Soft-Start Timing #### **Ramp Compensation** Ramp compensation is a known method for preventing subharmonic oscillations. These oscillations take place at half the switching frequency and occur only during continuous conduction mode (CCM) when the duty ratio is greater than 50%. To prevent these oscillations, one typically lowers the current loop gain by injecting between 50% and 75% of the inductor downslope. This is done by inserting a resistor (R<sub>SCOMP</sub>) between the FCS pin and the current sense resistor. Figure 11 shows an example of this. The ramp signal is disconnected from the FCS pin during the off time. Figure 11. Inserting a Resistor When calculating the proper value for $R_{SCOMB}$ it is necessary to express the internal ramp signal in terms of its slope ( $dI_{OSC}/dt$ ). This is done using Equation 3. $$\frac{\text{dI}_{OSC}}{\text{dt}} = \frac{\text{I}_{\text{ramp(MAX)}} \cdot f_{OSC}}{\text{D}_{MAX}}$$ (eq. 3) The inductor downslope ( $dV_{P(off)}/dt$ ) projected across the current sense resistor ( $R_{sense}$ ) is then calculated using Equation 4. $$\frac{\text{dV}_{P(\text{off})}}{\text{dt}} = R_{\text{sense}} \cdot \frac{\left(V_{\text{out}} + V_{\text{D}}\right) \cdot \frac{N_{\text{S}}}{N_{\text{P}}}}{L_{\text{P}}} \qquad \text{(eq. 4)}$$ where $V_D$ is the forward drop of the output rectifier, $N_S/N_P$ is the turns ratio, and $L_P$ is the primary inductance. Using the results from Equations 3 and 4, R<sub>SCOMP</sub> can be calculated using Equation 5. $$R_{SCOMP} = \frac{\alpha \cdot \frac{d^{V}P(off)}{dt}}{\frac{d^{I}OSC}{dt}}$$ (eq. 5) where $\alpha$ is the percentage of $dV_{P(off)}/dt$ to be injected. #### **Overload Protection with Fault Timer** When an overload occurs on the output of the power supply, the feedback loop asks for more power than the controller can deliver, and the current limit threshold reaches $V_{\rm ILIM}$ . When this event occurs, a fault timer $(t_{\rm FOVLD})$ is enabled. When the timer expires, FDRV pulses are stopped, the PFC is disabled, and a $V_{\rm CC}$ hiccup occurs. When $V_{\rm CC}$ reaches $V_{\rm CC(on)}$ , the controller starts according to the initial power—on sequence. If the overload is still present, the fault timer continues to run and the cycle repeats when it expires. The fault timer is reset if the current limit threshold goes back below $V_{\rm ILIM}$ . A short delay, $t_{\rm delay(FOVLD)}$ , is added to prevent the fault timer from resetting due to noise. This autorecovery operation is depicted in Figure 12. Figure 12. Operation During Overload #### Frequency Foldback In order to improve the efficiency at light load conditions, the frequency of the internal oscillator is linearly reduced from its nominal value down to $f_{OSC(MIN)}$ (typically 26 kHz). The frequency foldback starts when the voltage on the FFB pin goes below $V_{fold}$ , and is completed before $V_{FFB}$ reaches $V_{FSKIP}$ . The current—mode control remains active while the oscillator frequency decreases. This is shown in Figure 13. Figure 13. Switching Frequency as V<sub>FFB</sub> Decreases ## Skip Cycle Mode with Soft-Skip When the feedback voltage reaches $V_{FSKIP}$ while decreasing, skip mode is activated and the driver stops switching. While the driver is disabled, $V_{FFB}$ begins to rise. As soon as $V_{FFB}$ rises above $V_{FSKIP} + V_{FSKIP(HYS)}$ , the driver starts to switch again, but the duty ratio is gradually increased from nearly 0% over a short Soft–Skip duration ( $t_{SSKIP}$ ). This is accomplished by comparing the current sense signal to an internal ramp generated by the Soft–Skip timer instead of the feedback voltage. Since the LEB of the FCS Pin prevents operation at nearly 0% duty ratio, the controller instead compares the soft–skip ramp to an internal sawtooth signal generated by the oscillator (not subjected to LEB). This causes the controller to operate briefly in voltage mode instead of current mode. Once the CS signal reaches the feedback voltage, the controller resumes normal operation in current mode. The skip mode block diagram is shown in Figure 14. The ramp timing and overall timing diagrams are shown in Figures 15 and 16. Figure 14. Skip Cycle with Soft-Skip Architecture During the Soft–Skip duration if the feedback voltage goes above $V_{fold}$ , the Soft–Skip ends instantaneously allowing the controller to operate in current mode. This transient load detection feature avoids large output drops if a load transient occurs while the controller is in skip mode. Figure 16. Soft-Skip Timing Diagram #### **PFC CONTROLLER** The PFC stage operates in critical conduction mode (CrM). CrM occurs at the boundary between discontinuous conduction mode (DCM) and continuous conduction mode (CCM). In CrM, the driver on time is initiated when the boost inductor current reaches zero. CrM operation is an ideal choice for medium power PFC boost stages because it combines the lower peak currents of CCM operation with the zero current switching of DCM operation. The operation and waveforms in a PFC boost converter are illustrated in Figure 17. Figure 17. Schematic and Waveforms of an Ideal CrM Boost Converter When the switch is closed, the inductor current increases linearly to its peak value. When the switch opens, the inductor current linearly decreases to zero. At this point, the drain voltage of the switch ( $V_{drain}$ ) begins to drop. If the next switching cycle does not start, the voltage rings with a dampened frequency around Vin. A simple derivation of equations (such as those found in AND8123) leads to the result that good power factor correction in CrM operation is achieved when the on time is constant across a single ac cycle. Equation 6 shows the relationship between on time and system operating conditions. $$t_{\text{on}} = \frac{2 \cdot P_{\text{out}} \cdot L}{\eta \cdot \text{Vac}^2} \tag{eq. 6}$$ where $P_{out}$ is the output power, L is the boost inductor inductance and $\eta$ is the system efficiency. A plot of the MOSFET on/off time over an ac line cycle is illustrated in Figure 18. The MOSFET off time varies based on the instantaneous line voltage, but the on time is constant. This causes the peak inductor current $(I_{L(peak)})$ to follow the ac line voltage. The NCP1927 implements constant on time CrM control in a cost-effective and robust manner. Figure 18. Inductor Waveform During CrM Operation #### **Output Regulation** The NCP1927 error amplifier (EA) consists of an operational transconductance amplifier (OTA) with the inverting input connected to the PFB pin and the output connected to the PControl pin to regulate the output voltage. It features a typical transconductance (gm) of 200 $\mu S$ and a maximum output (IEA(SRC) and IEA(SNK)) of $\pm 20~\mu A$ (typical). The non–inverting input is connected internally to a voltage reference (VREF) with a typical value of 2.5 V $\pm 1.5\%$ over process and temperature. During normal operation, the voltage on the PControl pin varies between VPControl(MIN) (typically 0.6 V) and VPControl(MAX) (typically 5.6 V). A simplified diagram of the OTA circuit is shown in Figure 19. Figure 19. Error Amplifier and On Time Regulation A resistor divider from the boost output to the PFB pin provides a scaled–down representation of the output voltage ( $V_{out}$ ) to the EA. When $V_{out}$ is in regulation, $V_{PFB}$ equals $V_{REF}$ . If $V_{out}$ drops below regulation, the feedback voltage ( $V_{PFB}$ ) drops and the EA sources current until $V_{PFB}$ returns towards $V_{REF}$ . This increases the control voltage ( $V_{PControl}$ ) and the on time of the driver ( $t_{on}$ ), which in turn increases the power delivered to the load and brings $V_{out}$ back into regulation. Alternatively, if $V_{out}$ (and also $V_{PFB}$ ) is too high, the EA sinks current and $V_{PControl}$ decreases, thus shortening $t_{on}$ until $V_{out}$ returns to regulation. The output voltage is calculated using Equation 7. $$V_{out} = V_{REF} \cdot \frac{R_{PFB1} + R_{PFB2}}{R_{PFB2}}$$ (eq. 7) where $R_{PFB1}$ is the upper resistor of the resistor divider, and $R_{PFB2}$ is the lower resistor. The impedance of the feedback network determines its noise immunity and power dissipation. While a lower impedance provides better noise immunity, it also increases power dissipation. Once the divider current is chosen, R<sub>PFB1</sub> is determined using Equation 8. $$R_{PFB1} = \frac{V_{out}}{I_{divider}}$$ (eq. 8) where I<sub>divider</sub> is the resistor divider current. Using R<sub>PFB1</sub>, R<sub>PFB2</sub> is calculated with Equation 9. $$R_{PFB2} = \frac{R_{PFB1} \cdot V_{REF}}{V_{out} - V_{RFF}}$$ (eq. 9) #### Compensation A compensation network must be connected between the PControl pin and ground due to the nature of an active PFC circuit. The PFC stage generates a sinusoidal current from the ac line voltage and provides the load with a power that matches the average demand. When the input voltage is at its peak, the PFC stage delivers more power than the load requires, and the output capacitor charges. Conversely, when the input voltage is at a valley, the load requires more power than the PFC stage can deliver, and the output capacitor discharges. The situation is depicted in Figure 20. Figure 20. Output Voltage Ripple for a Constant Output Power This creates a ripple on the output with frequency equal to twice the line frequency (f<sub>line</sub>). Since the on time must remain constant during each ac line cycle to maintain good power factor correction, the EA must reject the output ripple. This is commonly achieved by setting the regulation bandwidth below 20 Hz. A type 1 compensation network is typically used for simplicity, as it only requires a single capacitor (C<sub>PControl</sub>) connected between the PControl pin and ground (see Figure 19). For a type 1 network, C<sub>PControl</sub> is calculated using Equation 10. $$C_{PControl} = \frac{gm}{2\pi \cdot f_c}$$ (eq. 10) where gm is the transconductance of the EA (typically $200 \mu S$ ), and $f_c$ is the desired crossover frequency (typically less than 20 Hz). #### **Transient Load Detection** Due to the low bandwidth of the regulation loop, fast load transients may result in output voltage over and undershoots. Overshoots are limited by the overvoltage protection (see OVP section). To control the undershoots, an internal comparator monitors the ratio between $V_{PFB}$ and $V_{REF}$ . When it is lower than $V_{OLOW}/V_{REF}$ (95.5% typical), $I_{PControl(boost)}$ (240 $\mu$ A typical) is connected to the PControl pin to speed up the charging of $C_{PControl}$ . This has the effect of increasing the EA gain by a factor of approximately 13. The transient load detection circuit is disabled during the startup sequence of the PFC stage to prevent it from interfering with the operation of the soft-start circuit. #### **On Time Control** Since the NCP1927 is designed to control a CrM boost converter, the switching pattern consists of constant on times and variable off times. The on time is set via an external capacitor ( $C_t$ ) connected to the PCT pin. At the beginning of each switching cycle, $C_t$ is charged linearly by $I_{PCT(charge)}$ (210 $\mu$ A typical). An internal comparator monitors the voltage on the PCT pin ( $V_{PCT}$ ) and compares it to an internal regulation limit set by $V_{PControl}$ . The internal limit is determined by shifting $V_{PControl}$ down by a voltage equal to one diode drop (0.6 V typical) to account for the offset of the control voltage range. Once this level is exceeded, the drive is turned off. $C_t$ is then discharged within $t_{CPCT(discharge)}$ (maximum 100 ns) and held low until the beginning of the next switching cycle. This sequence is shown in Figure 21. Figure 21. On Time Generation Since $V_{PControl}$ varies with the RMS line voltage and output load, this naturally satisfies Equation 6. If the values of compensation components are sufficient to filter out the bulk capacitor voltage ripple, the on time remains constant over the entire ac line cycle. The maximum on time of the controller occurs when $V_{PControl}$ is at its maximum value. Therefore, $C_t$ must be sized to ensure that the required on time can be achieved at maximum output power and minimum input voltage. The maximum on time is calculated using Equation 11. $$t_{on(MAX)} = \frac{C_t \cdot V_{PCT(MAX)}}{I_{PCT(charge)}}$$ (eq. 11) where $V_{PCT(MAX)} = 5 \text{ V (typical)}$ and $I_{PCT(charge)} = 210 \mu A$ (typical). Combining Equation 11 with Equation 6, results in Equation 12. $$C_{t} = \frac{2 \cdot P_{out} \cdot L \cdot I_{PCT(charge)}}{\eta \cdot Vac_{LL}^{2} \cdot V_{PCT(MAX)}}$$ (eq. 12) Where, Vac<sub>LL</sub> is the minimum ac rms input voltage. #### **Off Time Control** The off time varies with the instantaneous line voltage and is adjusted every cycle so that the inductor is demagnetized before the next switching cycle begins. The inductor is demagnetized once its current reaches zero. When this happens, the drain voltage begins to drop. This is detected by sensing the voltage across an inductor auxiliary winding. This winding, commonly known as a zero crossing detection (ZCD) winding, provides the NCP1927 with a scaled version of the inductor voltage. Figure 22 shows a typical ZCD winding arrangement. Figure 22. ZCD Winding Implementation While the switch is on, a negative voltage appears at the PZCD pin. When the switch turns off, the ZCD voltage swings positive, arming the ZCD detector. The ZCD voltage remains positive until the inductor current falls to zero and the inductor is demagnetized. The voltage then drops to 0 V and triggers the ZCD detector to begin the next switch cycle. The arming threshold of the ZCD detector is typically 1.4 V (V<sub>ZCD(rising)</sub>) and the triggering threshold is typically 0.7 V (V<sub>ZCD(falling)</sub>). The PZCD pin is internally clamped to $V_{CL(POS)}$ (typically 10 V) and $V_{CL(NEG)}$ (typically -0.7 V). A resistor in series with the PZCD pin is required to limit the current into the pin and prevent it from exceeding 3 mA at $V_{CL(POS)}$ or -2 mA at $V_{CL(NEG)}$ . Figure 23 shows typical ZCD waveforms. Figure 23. Voltage Waveforms for Zero Current Detection During startup, there are no ZCD transitions to enable the PFC switch. A watchdog timer, $t_{start}$ , enables the PFC driver when no switch pulses are detected before it times out (180 $\mu$ s typical). The watchdog timer is also useful while operating at light load because the amplitude of the ZCD signal may be too small to cross the ZCD thresholds. ## **Frequency Clamp** Since the NCP1927 operates in CrM mode over the ac line half cycle, the switching frequency naturally increases as the line voltage approaches zero. In order to minimize the PFC inductor size, the NCP1927 features an internal oscillator that clamps the maximum switching frequency to $f_{clamp}$ (typically 385 kHz). ## Overvoltage/Undervoltage Protection The low bandwidth of the PFC stage feedback network causes it to have a slow transient response. This increases the risk of overshoots during transient conditions (startup, load steps, etc.). For safe operation, overvoltage protection (OVP) is utilized to prevent the output voltage from rising too high and overstressing the power stage components. The NCP1927 detects high V<sub>out</sub> levels and disables the driver until the output voltage returns to nominal levels. This protection keeps the output voltage within an acceptable range. While traditional PFC controllers often use one single pin for both under/overvoltage protections and feedback, the NCP1927 uses a dedicated pin for undervoltage protection (UVP) and OVP. This configuration allows the implementation of two separate feedback networks as shown in Figure 24. Figure 24. Configuration with Two Separate Feedback Networks The double feedback configuration provides an increased level of safety, as it protects the PFC stage even if there is a failure of one of the two feedback arrangements. A 1 $\mu$ A (typical) current source, $I_{UVP}$ , pulls the POVUV pin voltage below the UVP threshold if the pin is left floating to ensure the PFC stage will be protected. A comparator connected to the POVUV pin provides the OVP protection. The output voltage that activates the OVP fault detection is calculated using Equation 13. $$V_{out(OVP)} = V_{OVP} \cdot \frac{R_{POVUV1} + R_{POVUV2}}{R_{POVUV2}} + I_{UVP} \cdot R_{POVUV1}$$ (eq. 13) where $V_{out(OVP)}$ is the peak value of the output voltage including ripple and $V_{OVP}$ is the OVP threshold (2.5 V typical). When the OVP comparator is activated, the PFC driver is immediately turned off. Once the feedback voltage drops below the hysteresis of $V_{OVP}\left(V_{OVP(HYS)}\right)$ , the PFC driver is re–enabled. This helps to limit overshoots on the output during startup and transient loads. Figure 25 depicts the operation of the OVP circuitry, while Figure 26 shows the internal block diagram. Figure 25. OVP Timing Diagram Figure 26. POVUV Pin Block The NCP1927 detects a UVP fault when the output voltage falls below the UVP limit. During a UVP fault, the drive output and error amplifier (EA) are disabled, and $C_{PControl}$ is discharged. It is important to note that the PFC stage does not start if $V_{POVUV}$ is lower than $V_{UVP}$ . This protects the application when there is a problem with the power path to the bulk capacitor (i.e. the capacitor is unable to charge up) or if the controller is unable to sense the output voltage (i.e. the POVUV Pin is floating). The output voltage that causes a UVP fault is calculated using Equation 14. $$V_{out(UVP)} = V_{UVP} \cdot \frac{R_{POVUV1} + R_{POVUV2}}{R_{POVUV2}} + I_{UVP} \cdot R_{POVUV1}$$ (eq. 14) #### **Overcurrent Protection (OCP)** The NCP1927 contains an OCP circuit to protect the PFC stage by limiting the coil current. A current sense resistor ( $R_{sense}$ ) is inserted in the return path to generate a negative voltage proportional to the coil current ( $V_{Rsense}$ ) as portrayed by Figure 27. The circuit uses $V_{Rsense}$ to detect when the coil current exceeds its maximum permissible level. To do so, the circuit incorporates an operational amplifier that sources the current necessary to maintain the PCS pin at zero volts. A resistor ( $R_{PCS}$ ) inserted between the PCS pin and $R_{sense}$ allows the current sourced by the PCS pin ( $I_{PCS}$ ) to be adjusted via Equation 15. $$-(R_{sense} \cdot I_L) + (R_{PCS} \cdot I_{PCS}) = 0$$ (eq. 15) where $I_L$ is the current flowing through the boost inductor. Rearranging Equation 15 allows $I_{PCS}$ to be calculated using Equation 16. $$I_{PCS} = \frac{R_{sense}}{R_{PCS}} \cdot I_{L}$$ (eq. 16) If $I_{PCS}$ exceeds $I_{OCP}$ (typically 250 $\mu A$ ), an OCP condition is detected and the driver is turned off. The driver remains off until $I_{PCS}$ falls below $I_{OCP}$ , and the next ZCD transition occurs or the watchdog timer expires. The maximum coil current $(I_{L(MAX)})$ is calculated with Equation 17. $$I_{L(MAX)} = \frac{R_{PCS}}{R_{sense}} \cdot I_{OCP}$$ (eq. 17) where I<sub>OCP</sub> is the OCP threshold current. #### **Skip Mode Operation** The NCP1927 automatically skips switching cycles when the power demand drops below a given level. This is accomplished by monitoring the internal offset PControl voltage. This voltage is compared to the PCT ramp to control the power level in a particular design. During normal operation, the circuit generates the input line current necessary for matching the load power demand. If the need for power decreases, the regulation loop lowers the regulation voltage to reduce the power delivery accordingly. When the regulation voltage goes below a programmable pre–set level, the PFC stage stops switching. This causes the output voltage to decrease, and the regulation voltage to increase. When the regulation voltage exceeds the skip threshold, switching resumes. This operation allows the PFC stage to deliver 10% power for 10% of the time, as opposed to 1% power for 100% of the time. This skip cycle mode, also called controlled burst operation, is much more efficient than a continuous power flow since it drastically reduces the number of switching pulses and their associated switching losses. To ensure stability, hysteresis is added. The PSKIP pin provides the possibility to adjust these levels by connecting it through a single resistor to ground. Since the skip threshold power levels can vary with line voltage, they are calculated using Equations 18 and 19. $$P_{\text{skip(lower)}} = \frac{V_{\text{PSKIP}}}{5 \text{ V} \cdot \left(\frac{V_{\text{ac}} L L}{V_{\text{ac}}}\right)^2} \cdot P_{\text{out(MAX)}}$$ (eq. 18) $$P_{skip(upper)} = \frac{V_{PSKIP}}{4.5 \text{ V} \cdot \left(\frac{Vac_{LL}}{Vac}\right)^2} \cdot P_{out(MAX)} \text{ (eq. 19)}$$ where $V_{PSKIP}$ is the voltage applied to the PSKIP pin, $Vac_{LL}$ is the minimum ac line voltage, Vac is the operating line voltage, and $P_{out(MAX)}$ is the maximum output power. The skip pin voltage is adjusted through a resistor to ground using Equation 20. $$V_{PSKIP} = I_{PSKIP} \cdot R_{PSKIP}$$ (eq. 20) where $I_{PSKIP}$ is the value of the internal current source (30 $\mu A$ typical) and $R_{PSKIP}$ is the external resistor connected to ground. If desired, skip mode can be easily disabled by connecting the PSKIP pin directly to ground. If the PSKIP pin is left floating, $V_{PSKIP}$ will rise towards the internal voltage rail and disable the drive. Since the PControl Pin is low during startup, the PFC skip mode is disabled until the PFC output reaches regulation and the IENABLE Pin is high. A simplified schematic of the PSKIP pin is shown in Figure 28. Figure 28. Schematic for PSKIP Pin #### Go To Standby Pin The Go To Standby (GTS) pin is used to disable the PFC stage during system standby based on the flyback stage load condition. This can be done by connecting it to the flyback stage feedback pin (FFB) through a resistor divider or by directly driving the pin with an optocoupler. These implementations are shown in Figures 29 and 30. The GTS pin contains an internal pull down resistor, $R_{GTS}$ (typically 200 k $\Omega$ ), for use with an optocoupler and to assure the PFC is disabled if the pin is floating. Figure 29. GTS Implementation with Feedback Pin The resistor divider from the FFB pin is used to setup the GTS power level threshold. When $V_{GTS}$ is brought below the GTS threshold, $V_{standby}$ , the PFC controller stops switching and enter standby mode. It remains in standby until $V_{GTS}$ is brought above the hysteresis of $V_{standby}$ ( $V_{standby}$ (HYS)). A timer is included on the GTS pin to ensure transients on the flyback converter do not trigger GTS. However, the PFC must come out of standby as soon as possible if there is a request to turn on the TV. Therefore, the timer is bypassed when coming out of standby. The FFB voltage at which the PFC enters GTS is expressed using Equation 21. $$V_{FFB(GTS)} = V_{GTS} \cdot \frac{R_{GTS1} + R_{equiv}}{R_{equiv}}$$ (eq. 21) where $R_{equiv}$ is the parallel resistor combination of $R_{GTS}$ and $R_{GTS2}$ and is calculated using Equation 22. $$R_{\text{equiv}} = \frac{R_{\text{GTS}} \cdot R_{\text{GTS2}}}{R_{\text{GTS}} + R_{\text{GTS2}}}$$ (eq. 22) If direct control of the PFC standby mode is desired, the GTS pin can instead be driven with an optocoupler from the secondary side to force the PFC stage in and out of standby mode. A resistor ( $R_{limit}$ ) is placed in series with the optocoupler to limit the current into the GTS pin. Figure 30. GTS Implementation with Optocoupler #### **IENABLE Pin** The IENABLE pin is designed to drive an optocoupler that enables the Flat Panel TV backlight inverter once the PFC stage reaches regulation. The NCP1927 achieves this by monitoring the current sourced by the EA. Once this current drops to 0 $\mu$ A, the IENABLE pin voltage switches to $V_{IENABLE(high)}$ (typically 5.0 V). This operation is shown in Figure 31. Figure 31. IENABLE Pin Timing A separate comparator on the PFB pin is used to protect the inverter from undervoltage conditions by detecting when the PFB voltage falls below $V_{disable}$ . When this occurs, the IENABLE pin voltage switches to $V_{IENABLE(low)}$ . Using the result from Equation 7, the output threshold that sets the IENABLE pin low can be calculated with Equation 23. $$V_{\text{out(disable)}} = \frac{V_{\text{out}} \cdot V_{\text{disable}}}{V_{\text{RFF}}}$$ (eq. 23) where V<sub>disable</sub> is the disable threshold (1.865 V typical). The IENABLE pin can also be used as a voltage reference. To filter noise, a decoupling capacitor ( $C_{REF}$ ) may be connected to the pin. #### PACKAGE DIMENSIONS #### SOIC-16 CASE 751B-05 ISSUE K #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0 ° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### SOLDERING FOOTPRINT\* **DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Soft-Skip is a trademark of Semiconductor Components Industries, LLC (SCILLC). The products described herein (NCP1927) may be covered by one or more of the following U.S. patents: 7,583,522. There may be other patents pending. ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative