4M High Speed SRAM (512-kword  $\times$  8-bit)

# HITACHI

ADE-203-750D (Z) Rev. 1.0 Sep. 15, 1998

#### Description

The HM62W8511H is a 4-Mbit high speed static RAM organized 512-kword  $\times$  8-bit. It has realized high speed access time by employing CMOS process (4-transistor + 2-poly resistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. The HM62W8511H is packaged in 400-mil 36-pin SOJ for high density surface mounting.

#### Features

- Single supply :  $3.3 \text{ V} \pm 0.3 \text{ V}$
- Access time 12/15 ns (max)
- Completely static memory
- No clock or timing strobe required
- Equal access and cycle times
- Directly TTL compatible
  - All inputs and outputs
- Operating current : 150/130 mA (max)
- TTL standby current : 60/50 mA (max)
- CMOS standby current : 5 mA (max)
  - : 1 mA (max) (L-version)
- Data retension current : 0.6 mA (max) (L-version)
- Data retension voltage : 2 V (min) (L-version)
- Center  $V_{CC}$  and  $V_{SS}$  type pinout



# **Ordering Information**

| Туре No.                                 | Access time    | Package                             |
|------------------------------------------|----------------|-------------------------------------|
| HM62W8511HJP-1212 nsHM62W8511HJP-1515 ns |                | 400-mil 36-pin plastic SOJ (CP-36D) |
| HM62W8511HLJP-12<br>HM62W8511HLJP-15     | 12 ns<br>15 ns |                                     |

## **Pin Arrangement**



## **Pin Description**

| Pin name        | Function          |
|-----------------|-------------------|
| A0 to A18       | Address input     |
| I/O1 to I/O8    | Data input/output |
| CS              | Chip select       |
| ŌĒ              | Output enable     |
| WE              | Write enable      |
| V <sub>cc</sub> | Power supply      |
| V <sub>ss</sub> | Ground            |
| NC              | No connection     |

### **Block Diagram**



## **Operation Table**

| CS | ŌE | WE | Mode           | V <sub>cc</sub> current            | I/O    | Ref. cycle            |
|----|----|----|----------------|------------------------------------|--------|-----------------------|
| Н  | ×  | ×  | Standby        | Ι <sub>SB</sub> , Ι <sub>SB1</sub> | High-Z | —                     |
| L  | Н  | Н  | Output disable | I <sub>cc</sub>                    | High-Z | —                     |
| L  | Ľ  | Н  | Read           | I <sub>cc</sub>                    | Dout   | Read cycle (1) to (3) |
| L  | Н  | L  | Write          | I <sub>cc</sub>                    | Din    | Write cycle (1)       |
| L  | L  | L  | Write          | I <sub>cc</sub>                    | Din    | Write cycle (2)       |
|    |    |    |                |                                    |        |                       |

Note: X: H or L

#### **Absolute Maximum Ratings**

| Parameter                                       | Symbol          | Value                                             | Unit |
|-------------------------------------------------|-----------------|---------------------------------------------------|------|
| Supply voltage relative to $V_{ss}$             | V <sub>cc</sub> | –0.5 to +4.6                                      | V    |
| Voltage on any pin relative to $\rm V_{\rm ss}$ | V <sub>T</sub>  | $-0.5^{*1}$ to V <sub>cc</sub> +0.5 <sup>*2</sup> | V    |
| Power dissipation                               | P <sub>T</sub>  | 1.0                                               | W    |
| Operating temperature                           | Topr            | 0 to +70                                          | °C   |
| Storage temperature                             | Tstg            | -55 to +125                                       | °C   |
| Storage temperature under bias                  | Tbias           | -10 to +85                                        | °C   |

Notes: 1.  $V_{T}$  (min) = -2.0 V for pulse width (under shoot)  $\leq$  8 ns

2.  $V_T$  (max) =  $V_{cc}$ +2.0 V for pulse width (over shoot)  $\leq$  8 ns

#### **Recommended DC Operating Conditions** (Ta = 0 to $+70^{\circ}$ C)

| Parameter      | Symbol                         | Min    | Тур | Max                     | Unit |
|----------------|--------------------------------|--------|-----|-------------------------|------|
| Supply voltage | V <sub>cc</sub> * <sup>3</sup> | 3.0    | 3.3 | 3.6                     | V    |
|                | V <sub>SS</sub> *4             | 0      | 0   | 0                       | V    |
| Input voltage  | V <sub>IH</sub>                | 2.2    |     | $V_{\rm CC} + 0.5^{*2}$ | V    |
|                | V <sub>IL</sub>                | -0.5*1 | —   | 0.8                     | V    |

Notes: 1.  $V_{IL}$  (min) = -2.0 V for pulse width (under shoot)  $\leq$  8 ns

2.  $V_{IH}$  (max) =  $V_{CC}$ +2.0 V for pulse width (over shoot)  $\leq$  8 ns

3. The supply voltage with all  $V_{cc}$  pins must be on the same level.

4. The supply voltage with all  $\rm V_{ss}$  pins must be on the same level.

| Parameter                         |             | Symbol             | Min            | Typ* <sup>1</sup> | Max               | Unit | Test conditions                                                                                                                                                                                                        |
|-----------------------------------|-------------|--------------------|----------------|-------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current             |             | ll <sub>u</sub> l  |                | _                 | 2                 | μΑ   | Vin = $V_{ss}$ to $V_{cc}$                                                                                                                                                                                             |
| Output leakage current            |             | II <sub>LO</sub> I |                | _                 | 2                 | μA   | Vin = $V_{ss}$ to $V_{cc}$                                                                                                                                                                                             |
| Operation power<br>supply current | 12 ns cycle | I <sub>cc</sub>    |                | _                 | 150               | mA   | $\label{eq:main_state} \begin{split} & \underset{\overline{CS}}{\text{Min cycle}} \\ & \overline{CS} = V_{\text{IL}}, \text{ lout } = 0 \text{ mA} \\ & \text{Other inputs} = V_{\text{IH}}/V_{\text{IL}} \end{split}$ |
|                                   | 15 ns cycle | I <sub>cc</sub>    |                | _                 | 130               |      |                                                                                                                                                                                                                        |
| Standby power supply current      | 12 ns cycle | I <sub>SB</sub>    |                | _                 | 60                | mA   | $\label{eq:main_state} \begin{split} & \underset{\overline{CS}}{\text{Min cycle}} \\ & \overrightarrow{CS} = V_{\text{IH}}, \\ & \text{Other inputs} = V_{\text{IH}}/V_{\text{IL}} \end{split}$                        |
|                                   | 15 ns cycle | I <sub>SB</sub>    |                | _                 | 50                |      |                                                                                                                                                                                                                        |
|                                   |             | I <sub>SB1</sub>   |                | 0.05              | 5                 | mA   |                                                                                                                                                                                                                        |
|                                   |             |                    | * <sup>2</sup> | 0.05*2            | 1.0* <sup>2</sup> |      |                                                                                                                                                                                                                        |
| Output voltage                    |             | V <sub>ol</sub>    |                |                   | 0.4               | V    | I <sub>oL</sub> = 8 mA                                                                                                                                                                                                 |
|                                   |             | V <sub>OH</sub>    | 2.4            |                   |                   | V    | I <sub>он</sub> = –4 mA                                                                                                                                                                                                |

# **DC Characteristics** (Ta = 0 to +70°C, $V_{CC}$ = 3.3 V ± 0.3 V, $V_{SS}$ = 0V)

Notes: 1. Typical values are at  $V_{cc}$  = 3.3 V, Ta = +25°C and not guaranteed.

2. This characteristics is guaranteed only for L-version.

## **Capacitance** (Ta = $+25^{\circ}$ C, f = 1.0 MHz)

| Parameter                  | Symbol           | Min | Тур | Max | Unit | Test conditions |
|----------------------------|------------------|-----|-----|-----|------|-----------------|
| Input capacitance*1        | Cin              | _   | _   | 6   | pF   | Vin = 0 V       |
| Input/output capacitance*1 | C <sub>I/O</sub> |     |     | 8   | pF   | $V_{I/O} = 0 V$ |

Note: 1. This parameter is sampled and not 100% tested.

# AC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 3.3 V ± 0.3 V, unless otherwise noted.)

#### **Test Conditions**

- Input pulse levels: 3.0 V/0.0 V
- Input rise and fall time: 3 ns
- Input and output timing reference levels: 1.5 V
- Output load: See figures (Including scope and jig)



#### **Read Cycle**

|                                    |                  | HM62       | W8511H |     |     |      |       |
|------------------------------------|------------------|------------|--------|-----|-----|------|-------|
|                                    |                  | -12        |        |     |     | -15  |       |
| Parameter                          | Symbol           | Min        | Max    | Min | Max | Unit | Notes |
| Read cycle time                    | t <sub>RC</sub>  | 12         | _      | 15  |     | ns   |       |
| Address access time                | t <sub>AA</sub>  |            | 12     |     | 15  | ns   |       |
| Chip select access time            | t <sub>ACS</sub> |            | 12     |     | 15  | ns   |       |
| Output enable to outpput valid     | t <sub>oe</sub>  | . <u> </u> | 6      |     | 7   | ns   |       |
| Output hold from address change    | t <sub>oH</sub>  | 3          |        | 3   |     | ns   |       |
| Chip select to output in low-Z     | t <sub>cLZ</sub> | 3          |        | 3   |     | ns   | 1     |
| Output enable to output in low-Z   | t <sub>oLZ</sub> | 0          |        | 0   |     | ns   | 1     |
| Chip deselect to output in high-Z  | t <sub>cHZ</sub> |            | 6      |     | 7   | ns   | 1     |
| Output disable to output in high-Z | t <sub>oHz</sub> |            | 6      |     | 7   | ns   | 1     |

#### Write Cycle

|                                    |                  | HM62W8511H |         |     |     |      |       |
|------------------------------------|------------------|------------|---------|-----|-----|------|-------|
|                                    |                  | -12        |         | -15 |     |      |       |
| Parameter                          | Symbol           | Min        | Min Max |     | Max | Unit | Notes |
| Write cycle time                   | t <sub>wc</sub>  | 12         |         | 15  |     | ns   |       |
| Address valid to end of write      | t <sub>AW</sub>  | 8          |         | 10  |     | ns   |       |
| Chip select to end of write        | t <sub>cw</sub>  | 8          |         | 10  |     | ns   | 9     |
| Write pulse width                  | t <sub>WP</sub>  | 8          |         | 10  |     | ns   | 8     |
| Address setup time                 | t <sub>AS</sub>  | 0          |         | 0   |     | ns   | 6     |
| Write recovery time                | t <sub>wR</sub>  | 0          |         | 0   |     | ns   | 7     |
| Data to write time overlap         | t <sub>DW</sub>  | 6          |         | 7   |     | ns   |       |
| Data hold from write time          | t <sub>DH</sub>  | 0          |         | 0   |     | ns   |       |
| Write disable to output in low-Z   | t <sub>ow</sub>  | 3          |         | 3   |     | ns   | 1     |
| Output disable to output in high-Z | t <sub>oHz</sub> |            | 6       |     | 7   | ns   | 1     |
| Write enable to output in high-Z   | t <sub>WHZ</sub> | _          | 6       | _   | 7   | ns   | 1     |

Note: 1. Transition is measured ±200 mV from steady voltage with Load (B). This parameter is sampled and not 100% tested.

2. Address should be valid prior to or coincident with  $\overline{CS}$  transition low.

3.  $\overline{\text{WE}}$  and/or  $\overline{\text{CS}}$  must be high during address transition time.

4. if  $\overline{\text{CS}}$  and  $\overline{\text{OE}}$  are low during this period, I/O pins are in the output state. Then, the data input signals of opposite phase to the outputs must not be applied to them.

- 5. If the CS low transition occurs simultaneously with the WE low transition or after the WE transition, output remains a high impedance state.
- 6.  $t_{AS}$  is measured from the latest address transition to the later of  $\overline{CS}$  or  $\overline{WE}$  going low.
- 7.  $t_{WR}$  is measured from the earlier of  $\overline{CS}$  or  $\overline{WE}$  going high to the first address transition.
- 8. A write occurs during the overlap of a low CS and a low WE. A write begins at the latest transition among CS going low and WE going low. A write ends at the earliest transition among CS going high and WE going high. t<sub>WP</sub> is measured from the beginning of write to the end of write.
- 9.  $t_{cw}$  is measured from the later of  $\overline{CS}$  going low to the the end of write.

# **Timing Waveforms**



Read Timing Waveform (1) ( $\overline{WE} = V_{IH}$ )

Read Timing Waveform (2) ( $\overline{WE} = V_{IH}, \overline{CS} = V_{IL}, \overline{OE} = V_{IL}$ )



# Read Timing Waveform (3) $(\overline{WE} = V_{IH}, \overline{CS} = V_{IL}, \overline{OE} = V_{IL})^{*2}$



Write Timing Waveform (1) (WE Controlled)





Write Timing Waveform (2) (CS Controlled)

# Low $V_{cc}$ Data Retention Characteristics (Ta = 0 to +70°C)

This characteristics is guaranteed only for L-version.

| Parameter                            | Symbol            | Min | Typ*1 | Max | Unit | Test conditions                                                                                                                                                                           |
|--------------------------------------|-------------------|-----|-------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{cc}$ for data retention          | $V_{DR}$          | 2.0 | —     | —   | V    | $\begin{array}{l} V_{cc} \geq \overline{CS} \geq V_{cc} - 0.2 \ V \\ \textbf{(1)}  0 \ V \leq Vin \leq 0.2 \ V \ or \\ \textbf{(2)}  V_{cc} \geq Vin \geq V_{cc} - 0.2 \ V \end{array}$   |
| Data retention current               | I <sub>CCDR</sub> | _   | 40    | 600 | μA   | $ \begin{array}{l} V_{cc} = 3 \ V, \ V_{cc} \geq \overline{CS} \geq V_{cc} - 0.2 \ V \\ (1)  0 \ V \leq Vin \leq 0.2 \ V \ or \\ (2)  V_{cc} \geq Vin \geq V_{cc} - 0.2 \ V \end{array} $ |
| Chip deselect to data retention time | $t_{CDR}$         | 0   |       | _   | ns   | See retention waveform                                                                                                                                                                    |
| Operation recovery time              | t <sub>R</sub>    | 5   |       |     | ms   | _                                                                                                                                                                                         |

Note: 1. Typical values are at  $V_{cc}$  = 3.0 V, Ta = +25 °C, and not guaranteed.

### Low $\mathbf{V}_{\mathrm{CC}}$ Data Retention Timing Waveform



## **Package Dimensions**

#### HM62W8511HJP/HLJP Series (CP-36D)



#### Cautions

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HITACHI

#### Hitachi, Ltd.

Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

URL NorthAmerica Europe Asia (Singapore) Asia (Taiwan) Asia (HongKong) Japan

http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm http://www.hitachi.com.hk/eng/bo/grp3/index.htm http://www.hitachi.co.io/Sicd/indx.htm

http:semiconductor.hitachi.com/

http://www.hitachi-eu.com/hel/ecg

#### For further information write to: Hitachi Semiconductor Hitachi Europe GmbH

Hitachi Semiconductor (America) Inc. 2000 Sierra Point Parkway Brisbane, CA 94005-1897 Tel: <1> (800) 285-1601 Fax: <1> (303) 297-0447

Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.