### TENTATIVE

### TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

### 32 MBIT (4 M $\times$ 8 BITS) CMOS NAND E<sup>2</sup>PROM

### DESCRIPTION

The TC5832FT device is a single 5.0-volt 33 M (34,603,008) bit NAND Electrically Erasable and Programmable Read Only Memory (NAND EEPROM) organized as 528 byte  $\times$  16 pages  $\times$  512 blocks. The device has a 528-byte, static register which allows the program and read data to be transferred between the register and the memory cell array in 528-byte increments. The Erase operation is implemented in a single block unit (8 K bytes + 256 bytes: 528 bytes  $\times$  16 pages). The TC5832FT is a serial type of memory device which utilizes the I/O pins for both address and data input/output as well as command inputs. The Erase and Program operations are automatically executed, making the device most suitable for applications such as solid state file storage, voice recording, image file memory for still cameras and other systems which require high-density, and non-volatile memory data storage.

volatile memory data storage.

#### **FEATURES**

- Organization
  - Memory cell array  $528 \times 8 \text{ K} \times 8$  $528 \times 8$ Register 528 bytes Page size Block size (8 K + 256) bytes
- Mode
  - Read, Reset, Auto Page Program Auto Block Erase, Suspend/Resume Status Read
- Mode control
  - Serial input/output Command control

#### PIN ASSIGNMENT (TOP VIEW)

|           | TC5832FT   |                    |                              |
|-----------|------------|--------------------|------------------------------|
|           | 2 4<br>3 4 | <br>44<br>43<br>42 |                              |
| ·         |            | 41<br>40           |                              |
|           |            | 39<br>38           | □ NC<br>□ NC                 |
|           |            | 37<br>36           | □ NC<br>□ NC                 |
|           |            | 35<br>34           | □ №                          |
|           |            | 33<br>32           | □ мс                         |
| № Ц       | 14         | 31<br>30           |                              |
| № Ц       | 16         | 29                 | ⊒ис                          |
| I/O 1 🔲   | 18         | 2 <u>8</u><br>27   |                              |
| I/O 3 🔲 : | 20         | 26<br>25           |                              |
|           |            | 24<br>23           | ⊥ 1/O 5<br>□ V <sub>CC</sub> |

- Power supply  $V_{CC} = 5.0 V \pm 0.5 V$
- Access time Cell array - Register 10  $\mu$ s max Serial Read Cycle 50 ns min Operating current Read (50ns cycle) 15 mA typ Program (ave.) 40 mA typ Erase (ave.) Standby 20 mA typ  $100 \ \mu A$
- Package 400mil TSOP Type II TC5832FT : TSOP II 44/40 - P - 400 - 0.80B (Weight: 0.48 g Typ.)

#### **PIN NAMES**

| I/O <sub>1 to 8</sub> | I/O port             |
|-----------------------|----------------------|
| CE                    | Chip Enable          |
| WE                    | Write Enable         |
| RE                    | Read Enable          |
| CLE                   | Command Latch Enable |
| ALE                   | Address Latch Enable |
| WP                    | Write Protect        |
| R/B                   | Ready / Busy         |
| OP                    | Option Pin           |
| V <sub>CC</sub>       | Power Supply         |
| V <sub>SS</sub>       | Ground               |

OP : GND Input : 528 Byte / Page Operation V<sub>CC</sub> Input : 512 Byte / Page Operation

961001EBA1

TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook.
The products described in this document are subject to foreign exchange and foreign trade control laws.
The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
The information contained herein is subject to change without notice.

### **BLOCK DIAGRAM**



## ABSOLUTE MAXIMUM RATINGS

| SYMBOL              | RATING                       | VALUE                                  | UNIT |
|---------------------|------------------------------|----------------------------------------|------|
| V <sub>cc</sub>     | Power supply                 | – 0.6 to 7.0                           | V    |
| V <sub>IN</sub>     | Input Voltage                | – 0.6 to 7.0                           | V    |
| V <sub>I/O</sub>    | Input / Output Voltage       | – 0.6 V to Vcc + 0.5 V ( $\leq$ 7.0 V) | V    |
| P <sub>D</sub>      | Power Dissipation            | 0.5                                    | W    |
| T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260                                    | °C   |
| T <sub>STG</sub>    | Storage Temperature          | – 55 to 150                            | °C   |
| T <sub>OPR</sub>    | Operating Temperature        | 0 to 70                                | °C   |

## <u>CAPACITANCE</u> \*(Ta = 25°C, f = 1 MHz)

| SYMBOL           | PARAMETER | CONDITION              | MIN | ТҮР | MAX | UNIT |
|------------------|-----------|------------------------|-----|-----|-----|------|
| C <sub>IN</sub>  | Input     | $V_{IN} = 0 V$         | -   | 5   | 10  | РF   |
| C <sub>OUT</sub> | Output    | V <sub>OUT</sub> = 0 V | -   | 5   | 10  | РF   |

\* This parameter is periodically sampled and is not tested for every component.

# <u>TOSHIBA</u>

## VALID BLOCK (1)

| SYMBOL PARAMETER |                    |     | UNIT |     |        |
|------------------|--------------------|-----|------|-----|--------|
|                  |                    | MIN | TYP  | MAX | UNIT   |
| N <sub>VB</sub>  | Valid Block Number | 502 | 508  | 512 | Blocks |

(1) The TC5832FT occasionally contains unusable blocks. Refer to Application Note (17) toward the end of this document.

## DC RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER                | MIN    | TYP | MAX                   | UNIT |
|-----------------|--------------------------|--------|-----|-----------------------|------|
| V <sub>cc</sub> | Power Supply             | 4.5    | 5   | 5.5                   | V    |
| V <sub>IH</sub> | High Level Input Voltage | 2.2    | -   | V <sub>CC</sub> + 0.5 | v    |
| V <sub>IL</sub> | Low Level Input Voltage  | - 0.3* | -   | 0.8                   | v    |

\* – 2 V (pulse width  $\leq$  20 ns)

## <u>DC CHARACTERISTICS</u> (Ta = $0^{\circ}$ to $70^{\circ}$ C, V<sub>CC</sub> = 5.0 V ± 0.5 V)

| SYMBOL                | PARAMETER                         | CONDITION                                                             | MIN | TYP | MAX  | UNIT |
|-----------------------|-----------------------------------|-----------------------------------------------------------------------|-----|-----|------|------|
| I <sub>IL</sub>       | Input Leak Current                | $V_{IN} = 0 V$ to $V_{CC}$                                            | -   | -   | ± 10 | μΑ   |
| I <sub>LO</sub>       | Output Leak Current               | $V_{OUT} = 0.4 V$ to $V_{CC}$                                         | -   | -   | ± 10 | μΑ   |
| I <sub>CCO1</sub>     | Operating Current (Serial Read)   | $\overline{\text{CE}}$ = VIL, lout = 0 mA, t <sub>cycle</sub> = 50 ns | -   | 15  | 30   | mA   |
| I <sub>CCO3</sub>     | Operating Current (Command Input) | t <sub>cycle</sub> = 50 ns                                            | -   | 15  | 30   | mA   |
| I <sub>CCO4</sub>     | Operating Current (Data Input)    | t <sub>cycle</sub> = 50 ns                                            | -   | 40  | 60   | mA   |
| I <sub>CCO5</sub>     | Operating Current (Address Input) | t <sub>cycle</sub> = 50 ns                                            | -   | 15  | 30   | mA   |
| I <sub>CCO7</sub>     | Programming Current               | -                                                                     | -   | 40  | 60   | mA   |
| I <sub>CCO8</sub>     | Erasing Current                   | -                                                                     | -   | 20  | 40   | mA   |
| I <sub>CCS1</sub>     | Standby Current                   | CE = VIH                                                              | -   | -   | 1    | mA   |
| I <sub>CCS2</sub>     | Standby Current                   | $\overline{CE} = V_{CC} - 0.2 V$                                      | -   | -   | 100  | μΑ   |
| V <sub>OH</sub>       | High Level Output Voltage         | I <sub>OH</sub> = - 400 μA                                            | 2.4 | -   | -    | v    |
| V <sub>OL</sub>       | Low Level Output Voltage          | I <sub>OL</sub> = 2.1 mA                                              | -   | -   | 0.4  | v    |
| I <sub>OL</sub> (R/B) | Output Current of (R/B) Pin       | V <sub>OL</sub> = 0.4 V                                               | _   | 8   | _    | mA   |

## <u>AC CHARACTERISTICS AND OPERATING CONDITIONS</u> (Ta = 0° to 70°C, $V_{CC}$ = 5.0 V ± 0.5 V) (1)

| SYMBOL             | PARAMETER                                                        | MIN | MAX        | UNIT | NOTE |
|--------------------|------------------------------------------------------------------|-----|------------|------|------|
| t <sub>CLS</sub>   | CLE Set-Up Time                                                  | 0   | -          | ns   |      |
| t <sub>CLH</sub>   | CLE Hold Time                                                    | 10  | -          | ns   |      |
| t <sub>CS</sub>    | CE Set-Up Time                                                   | 0   | -          | ns   |      |
| t <sub>CH</sub>    | CE Hold Time                                                     | 10  | -          | ns   |      |
| t <sub>WP</sub>    | Write Pulse Width                                                | 25  | -          | ns   |      |
| t <sub>ALS</sub>   | ALE Set-Up Time                                                  | 0   | -          | ns   |      |
| t <sub>ALH</sub>   | ALE Hold Time                                                    | 10  | -          | ns   |      |
| t <sub>DS</sub>    | Data Set-Up Time                                                 | 20  | -          | ns   |      |
| t <sub>DH</sub>    | Data Hold Time                                                   | 10  | -          | ns   |      |
| t <sub>WC</sub>    | Write Cycle Time                                                 | 50  | -          | ns   |      |
| t <sub>WH</sub>    | WE High Hold Time                                                | 15  | _          | ns   |      |
| t <sub>WW</sub>    | WP High to WE Low                                                | 100 | -          | ns   |      |
| t <sub>RR</sub>    | Ready to RE Falling Edge                                         | 20  | -          | ns   |      |
| t <sub>RP</sub>    | Read Pulse Width                                                 | 35  | _          | ns   |      |
| t <sub>RC</sub>    | Read Cycle Time                                                  | 50  | _          | ns   |      |
| t <sub>REA</sub>   | RE Access Time (Serial Data Access)                              | -   | 35         | ns   |      |
| t <sub>CEH</sub>   | CE High Time for the Last Address in Serial Read Cycle           | 100 | -          | ns   | (3)  |
| t <sub>REAID</sub> | RE Access Time (ID Read)                                         | -   | 35         | ns   |      |
| t <sub>OH</sub>    | Data Output Hold Time                                            | 10  | -          | ns   |      |
| t <sub>RHZ</sub>   | RE High to Output High Impedance                                 | -   | 30         | ns   |      |
| t <sub>CHZ</sub>   | CE High to Output High Impedance                                 | -   | 20         | ns   |      |
| t <sub>REH</sub>   | RE High Hold Time                                                | 15  | _          | ns   |      |
| t <sub>IR</sub>    | Output High Impedance to RE Falling Edge                         | 0   | -          | ns   |      |
| t <sub>RSTO</sub>  | RE Access Time (Status Read)                                     | -   | 35         | ns   |      |
| t <sub>CSTO</sub>  | CE Access Time (Status Read)                                     | -   | 45         | ns   |      |
| t <sub>RHW</sub>   | RE High to WE Low                                                | 0   | _          | ns   |      |
| t <sub>WHC</sub>   | WE High to CE Low                                                | 30  | -          | ns   |      |
| t <sub>WHR</sub>   | WE High to RE Low                                                | 30  | -          | ns   |      |
| t <sub>AR1</sub>   | ALE Low to RE Low (ID Read)                                      | 100 | _          | ns   |      |
| t <sub>CR</sub>    | CE Low to RE Low (ID Read)                                       | 100 | -          | ns   |      |
| t <sub>R</sub>     | Memory Cell Array to Starting Address                            | -   | 10         | μS   |      |
| t <sub>WB</sub>    | WE High to Busy                                                  | -   | 200        | ns   | 1    |
| t <sub>AR2</sub>   | ALE Low to RE Low (Read Cycle)                                   | 50  | -          | ns   |      |
| t <sub>RB</sub>    | RE Last Clock Rising Edge to Busy (in Sequential Read)           | -   | 200        | ns   |      |
| t <sub>CRY</sub>   | CE High to Ready (in Case of Interruption by CE in Read Mode)    | -   | 600        | ns   | (2)  |
| t <sub>RST</sub>   | Device Resetting Time (Read/Program/Erase/after Suspend Command) | -   | 6/10/500/5 | μS   | 1    |

## AC TEST CONDITIONS

| Input level                  | : | 2.4  V  /  0.6  V                           |
|------------------------------|---|---------------------------------------------|
| Input comparison level       | : | 2.2V/0.8V                                   |
| Output data comparison level | : | $2.0 \mathrm{V}  /  0.8 \mathrm{V}$         |
| Output load                  | : | $1\mathrm{TTL}$ & $C_{\mathrm{L}}$ (100 pF) |

- (1) Transition time  $(t_T) = 5 \text{ ns}$
- (2) The  $\overline{CE}$  High to Ready time depends on the pull-up resistor tied to the R/ $\overline{B}$  pin. (Refer to Application Note (10) toward the end of this document.)
- (3) If the delay between  $\overline{RE}$  and  $\overline{CE}$  is less than 200 ns and t<sub>CEH</sub> is greater than or equal to 100 ns, reading will stop.

If the  $\overline{\text{RE}}$ -to- $\overline{\text{CE}}$  delay is less than 30 ns, the device will not turn to the Busy state.



 $<sup>\</sup>textcircled{B}: 0 \text{ to } 30 \text{ ns} \rightarrow \text{Busy signal is not output.}$ 

## <u>PROGRAMMING AND ERASING CHARACTERISTICS</u> (Ta = $0^{\circ}$ to $70^{\circ}$ C, V<sub>CC</sub> = 5.0 V ± 0.5 V)

| SYMBOL              | PARAMETER                                 | MIN | TYP | MAX                | UNIT    | NOTE |
|---------------------|-------------------------------------------|-----|-----|--------------------|---------|------|
| t <sub>PROG</sub>   | Average Programming Time                  |     | 300 | 1500               | $\mu$ S |      |
| N                   | Number of Programming Cycles on Same Page |     |     | 10                 |         | (1)  |
| t <sub>BERASE</sub> | Block Erasing Time                        |     | 6   | 50                 | ms      |      |
| t <sub>SR</sub>     | Suspend Input to Ready                    |     |     | 0.5                | ms      |      |
| P/E                 | Number of Program/Erase Cycles            |     |     | 1× 10 <sup>6</sup> |         | (2)  |

(1) Refer to Application Note (15) toward the end of this document.

(2) Refer to Application Note (18) toward the end of this document.

### TIMING DIAGRAMS

### Latch Timing Diagram for Command/Address/Data



### Command Input Cycle Timing Diagram





Data Input Cycle Timing Diagram



\*OP = GND input:  $D_{IN} 527$ =  $V_{CC}$  input :  $D_{IN} 511$ 



### Serial Read Cycle Timing Diagram



### Status Read Cycle Timing Diagram



TC5832FT

Read Cycle (1) Timing Diagram







1997-08-12 9/38

### Sequential Read Timing Diagram



### Read Cycle (2) Timing Diagram













## ID Read Operation Timing Diagram



#### **PIN FUNCTIONS**

The device is a serial access memory which utilizes time-sharing input of address information. The device pin-outs are configured as shown in Figure 1.

#### Command Latch Enable: CLE

The CLE input signal is used to control the acquisition of the operation mode command into the internal command register. The command is latched into the command register from the I/O port on the rising edge of the WE signal while CLE is high.

#### Address Latch Enable: ALE

The ALE signal is used to control the acquisition of either address information or input data into the internal address/data register. Address information is latched on the rising edge of  $\overline{WE}$  if ALE is high. Input data is latched if ALE is low.

#### Chip Enable: $\overline{CE}$

The device goes into a low power standby mode during a Read operation when  $\overline{CE}$  goes high. The  $\overline{CE}$  signal is ignored when the device is in the Busy state (R/B = L), such as during a Program or Erase operation, and will not go into Standby mode even if a  $\overline{CE}$  high signal is input. The  $\overline{CE}$  signal must stay low during the Read mode Busy state to ensure that memory signal array data is correctly transferred to the data register.

#### Write Enable: WE

The WE signal is used to control the acquisition of data from the I/O port.

#### Read Enable: RE

The  $\overline{\text{RE}}$  signal controls serial data output. Data is available  $t_{\text{REA}}$  after the falling edge of  $\overline{\text{RE}}$ . The internal column address counter is also incremented (Address + 1) on this falling edge.

#### <u>I/O Port: I/O 1 to 8</u>

The I/O 1 to 8 pins are used as the port for transferring address, command and input/output data information to or from the device.

#### Write Protect: WP

The  $\overline{WP}$  signal is used to protect the device from accidental programming or erasing. The internal voltage regulator is reset when  $\overline{WP}$  is low. This signal is usually used for protecting the data during the power on/off sequence when input signals are invalid.

#### Ready/Busy: R/B

The  $R/\overline{B}$  output signal is used to indicate the operating condition of the device. The  $R/\overline{B}$  signal is in the Busy state (R/B = L) during the Program, Erase or Read operations and will return to Ready state (R/B = H) after completion of the operation. The output buffer for this signal is an open drain.

#### Option Pin: OP

The OP signal is used to change the page size. The device is in 528 byte/page mode when OP = GND, and 512 byte/page mode when  $OP = V_{CC}$ .





#### Schematic Cell Layout and Address Assignment

The Program operation is implemented in a page units while the Erase operation is carried out in block units.



A page consists of 528 bytes in which 512 bytes are for main memory and 16 bytes are for redundancy or other uses.

1 Page = 528 bytes

 $\begin{array}{ll} 1 \; \mathrm{Block} = \; 528 \; \mathrm{bytes} \times 16 \; \mathrm{pages} \; = \; (8 \; \mathrm{K} + 256) \; \mathrm{bytes} \\ \mathrm{Total \; Device \; Density} \; = \; 528 \; \mathrm{bytes} \times 16 \; \mathrm{pages} \times 512 \; \mathrm{blocks} \\ \; \simeq \; 33 \; \mathrm{Mbits} \; (4.125 \; \mathrm{Mbytes}) \end{array}$ 

The address is acquired through the I/O port over three consecutive clock cycles, as shown in Table 1.

Figure 2. Schematic Cell Layout

| Table | 1.  | Addressing |
|-------|-----|------------|
|       | ••• | , .a.a     |

|              | I/O 1 | 1/02 | I/O 3 | I/O 4 | I/O 5 | I/O 6 | I/O 7 | I/O 8 |                                                                  |
|--------------|-------|------|-------|-------|-------|-------|-------|-------|------------------------------------------------------------------|
| First cycle  | A0    | A1   | A2    | A3    | A4    | A5    | A6    | A7    | A0 to A7 : column address<br>A9 to A21 : page address            |
| Second cycle | A9    | A10  | A11   | A12   | A13   | A14   | A15   | A16   | (A13 to A21: block address<br>A9 to A12 : NAND address in block) |
| Third cycle  | A17   | A18  | A19   | A20   | A21   | *L    | *L    | *L    |                                                                  |

\*: A8 is initially set to "Low" or "High" by a "00H" Command or a "01H" Command.

\*: I/O 6 to 8 must be set low in the third cycle.

#### Operation Mode: Logic and Command Tables

The operation modes such as Program, Erase, Read, Erase Suspend and Reset are controlled by the eleven different command operations shown in Table 3. Address input, command input and data input/output are controlled by the CLE, ALE,  $\overline{CE}$ ,  $\overline{WE}$ ,  $\overline{RE}$  and  $\overline{WP}$  signals, as shown in Table 2.

|                           | CLE | ALE | CE | WE | RE | WP |
|---------------------------|-----|-----|----|----|----|----|
| Command Input             | н   | L   | L  |    | н  | *  |
| Data Input                | L   | L   | L  |    | н  | *  |
| Address Input             | L   | н   | L  |    | н  | *  |
| Serial Data Output        | L   | L   | L  | н  | Ę  | *  |
| During Programming (Busy) | *   | *   | *  | *  | *  | н  |
| During Erasing (Busy)     | *   | *   | *  | *  | *  | н  |
| Program, Erase Inhibit    | *   | *   | *  | *  | *  | L  |

 $H: V_{IH}, \quad L: V_{IL}, \quad \ \ *: V_{IH} \text{ or } V_{IL}$ 

|                    | FIRST CYCLE | SECOND CYCLE | ACCEPTABLE COMMAND<br>WHILE BUSY |
|--------------------|-------------|--------------|----------------------------------|
| Serial Data Input  | 80          | -            |                                  |
| Read Mode (1)      | 00          | -            |                                  |
| Read Mode (2)      | 01          | -            |                                  |
| Read Mode (3)      | 50          | -            |                                  |
| Reset              | FF          | -            | 0                                |
| Auto Program       | 10          | -            |                                  |
| Auto Block Erase   | 60          | D0           |                                  |
| Suspend In Erasing | BO          | -            | 0                                |
| Resume             | D0          | -            |                                  |
| Status Read        | 70          | _            | 0                                |
| ID Read            | 90          | _            |                                  |

Table 3. Command table (HEX data)

Bit assignment of HEX data (Example)



Once the device is set to Read mode by the "00H", "01H" or "50H" command, additional Read commands are not needed for sequential page Read operations. Table 4 shows the operation states for Read mode.

Table 4. Read mode operation states

|                 | CLE | ALE | CE | WE | RE | I/O 1 TO I/O 8 | POWER   |
|-----------------|-----|-----|----|----|----|----------------|---------|
| Output Select   | L   | L   | L  | н  | L  | Data output    | Active  |
| Output Deselect | L   | L   | L  | н  | н  | High impedance | Active  |
| Standby         | L   | L   | н  | н  | *  | High impedance | Standby |

 $H:V_{IH}\ L:V_{IL} \qquad *:\ V_{IH} \ or \ V_{IL}$ 

### **DEVICE OPERATION**

### Read Mode (1)

Read mode (1) is set by issuing a '00H' command to the command register. Refer to Figure 3 below for timing details and a block diagram.



#### Read Mode (3)

Read mode (3) has the same timing as Read modes (1) and (2) but is used to access information in the extra 16-byte redundancy area of the page. The starting pointer is therefore assigned between bytes 512 and 527.



#### Sequential Read (1)(2)(3)

This mode allows the sequential reading of pages without additional address input.



Sequential Read modes (1) and (2) output addresses 0 to 527 as shown above while Sequential Read mode (3) outputs the redundant address locations only. When the pointer reaches the last address, the device continues to output the data from this address \*\* on each  $\overline{\text{RE}}$  clock signal.

\*\* OP = GND : column address 527. V<sub>CC</sub> : column address 511.

#### Status Read

The device automatically implements the execution and verification of the Program and Erase operations. The Status Read function is used to monitor the Ready/Busy status of the device, determine the pass/fail result of a Program or Erase operation, and determine if the device is in Suspend or Protect mode. The device status is output through the I/O port using the  $\overline{\text{RE}}$  clock after a "70H" command input. The resulting information is outlined in Table 5.

| Table 5 | . Status | output | table |
|---------|----------|--------|-------|
| Table J | . Juanus | output | lane  |

|      | STATUS        | C              | OUTPUT             |
|------|---------------|----------------|--------------------|
| 1/01 | Pass / Fail   | Pass : "0"     | Fail : "1"         |
| 1/02 | Not used      | "0"            |                    |
| 1/03 | Not used      | "0"            |                    |
| 1/04 | Not used      | "0"            |                    |
| 1/05 | Not used      | "0"            |                    |
| 1/06 | Suspend       | Suspended: "1" | Not Suspended: "0" |
| 1/07 | Ready / Busy  | Ready : "1"    | Busy : "0"         |
| 1/08 | Write protect | Protect :"0"   | Not Protect : "1"  |

The Pass/Fail status on I/O1 is only valid when the device is in the Ready state.

An application example with multiple devices is shown in Figure 6.



Figure 6. Status read timing application example

SYSTEM DESIGN NOTE : If the  $R/\overline{B}$  pin signals of multiple devices are common-wired as shown in the diagram, the Status Read Function can be used to determine the status of each individually selected device.

#### Auto Page Program

The device implements the Automatic Page Program operation after receiving a "10H" Program command after the address and data have been input. The sequence of command, address and data input is shown below. (Refer to the detailed timing chart.)



Figure 7. Auto Page Program operation

#### Auto Block Erase

The Auto Block Erase operation starts on the rising edge of  $\overline{\text{WE}}$  after the Erase Execution command "D0H" which follows the Erase Set-Up command "60H". This two-cycle process for Erase operations acts as an extra layer of protection from accidental erasure of data due to external noise. The device automatically executes the Erase and Verify operations.



#### $\underline{Suspend / Resume}$

The device has the ability to suspend the Erase operation to allow Program or Read operations to be performed on the device. The block diagram and command sequence for this operation are shown below. (Refer to the detailed timing chart)



the point at which it left off and does not have to be restarted.

#### Reset

The Reset mode stops all operations. For example, in the case of a Program or Erase operation the regulated voltage is discharged to 0 volts and the device will go into Wait state. The address and data registers are set as follows after a Reset:

- · Address Register : All "0"
- · Data Register : All "1"
- · Operation Mode : Wait State

The response after an "FFH" Reset command input during each operation is as follows:







• When a Reset (FFH) command is input during a Read operation Figure 11.







• When more than one Reset commands are input in succession Figure 14.



### ID Read

The TC5832 contains ID codes to identify the device type and the manufacturer. The ID codes are read out using the following timing conditions:



For the access time of  $t_{\text{REAID}},\,t_{\text{CR}}$  and  $t_{\text{ARI}}$  refer to AC CHARACTERISTICS.

Figure 15. ID read timing

Table 6. Code table

|             | I/O 8 | I/O 7 | I/O 6 | I/O 5 | I/O 4 | I/O 3 | I/O 2 | I/O 1 | HEX DATA |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|----------|
| Maker code  | 1     | 0     | 0     | 1     | 1     | 0     | 0     | 0     | 98H      |
| Device code | 0     | 1     | 1     | 0     | 1     | 0     | 1     | 1     | 6BH      |

### **DEVICE PHYSICS**

#### **Program Operation**

Figure 16 shows the NAND memory cell level details of the programming mechanism. The Program operation is used to write "0" data into an erased memory cell ("1" data cell) using a tunneling mechanism. An example Program operation to program "0" data into TR1 and "1" data into TR2 is as follows:

- (1) A high level is applied to Select line 1 and a low level is applied to Select line 2 so that the device is connected to the Bit line and disconnected from the ground line.
- (2) Vpp ( $\simeq 20$  V) is applied to the selected word line and an inhibit voltage of VPI ( $\approx 10$  V) is applied to the unselected word lines.
- (3) 0 volts is applied to the bit line tied to cell transistor TR1 and the inhibit voltage VDPI (≈ 10 V) is applied to the bit line tied to TR2.
- (4) Vpp is applied between the control gate and the channel in TR1, as shown in Figure 16, which causes electrons to be injected from the channel to the floating gate by a tunneling mechanism.
- (5) The injected electrons are captured in the floating gate surrounded by an oxide layer and will remain, even after power is cut off, until they are removed by an Erase operation.
- (6) Although 20 volts is applied to the control gate of TR2, the voltage difference between the control gate and the channel is only 10 V because the voltage of the channel is 10 V. Therefore, tunneling does not take place. (i.e. the electron is not injected into the floating gate.)
- (7) Tunneling does not take place in the unselected pages because of the 10 V (VPI) applied to the unselected word lines which makes the voltage difference between the control gate and channel only 10 volts.

Thus the floating gate of the "0" cell is charged to "Minus" and that of the "1" cell is charged to "Plus".



#### Erase Operation

Figure 17 shows the NAND memory cell level details of the Erase mechanism. The Erase operation is used to turn the "0" (programmed) cells back to "1" in a block. The captured electrons are pulled out from the floating gate to the substrate by a tunneling mechanism.

0 volts is applied to the control gate and Vpp ( $\simeq 20$  V) is applied to the substrate so that a 20-volt potential is created and the electrons in the floating gate are pulled out by the tunneling mechanism.



Figure 17. Erase Device Physics

#### Read operation

After programming the state of the memory cell is either "0" (minus charge on the floating gate) or "1" (plus charge on the floating gate). Each state is indicated as the "threshold voltage (Vth)" which is a characterization parameter of the MOS transistor as shown in Figure 18. The threshold voltage of a transistor with data "0" is distributed in the "plus" region while a transistor with data "1" is distributed in the "minus" region. The distribution band depends on the fluctuation of the transistor.



Figure 18.  $V_{TH}$  Distribution for "0" and "1" data cells

Figure 19 shows memory cell level details of the Read operation mechanism:

- (1) A high voltage is applied to Select lines 1 and 2 in the block which includes the selected page, so that the 16 NAND memory cells are connected to the Bit line and ground.
- (2) 0 volts is applied to the control gates of the selected page and a high level voltage is applied to the control gates of the unselected pages.
- (3) In Figure 19, transistor TR2 with data "1" turns on, transistor TR1 with data "0" turns off, and all other unselected transistors turn on.
- (4) The precharged bit line tied to TR2 is discharged through TR2 as cell current flows to ground, while the precharged bit line tied to TR1 remains high because current does not flow. The sense amplifiers tied to the bit lines thus sense the voltage levels as "1" and "0" respectively.



Figure 19. Read Device Physics

### APPLICATION NOTES AND COMMENTS

(1) Prohibition of unspecified commands

The operation commands are listed in Table 3. Data input as a command other than the specified commands in Table 3 is prohibited. Stored data may be corrupted if an unspecified command is entered during the command cycle.

(2) Pointer control for "00H", "01H", "50H"

The device has three read modes which set the destination of the pointer. Table 7 shows the destination of the pointer, and figure 20 shows a block diagram of the modes' operations.

Table 7. Pointer Destination

| READ MODE | COMMAND | POINTER    |
|-----------|---------|------------|
| (1)       | 00H     | 0 to 255   |
| (2)       | 01H     | 256 to 511 |
| (3)       | 50H     | 512 to 527 |



The pointer is set to region "A" by the "00H" command, to region "B" by the "01H" command, and to region "C" by the "50H" command.

#### (Example)

The "00H" command needs to be input to set the pointer back to region "A" when the pointer is in region "C".



To program region "C" only, set the start point to region "C" using the "50H" command. If region "C" only is to be programmed, or if  $OP = V_{CC}$ , the contents of the data register must be set to "1" in advance using the "FFH" command.



Figure 21. Example for Pointer Set

(3) Acceptable commands after Serial Input command "80H"

Once the Serial Input command ("80H") has been input, do not input any command other than the Program Execution command ("10H") or the Reset command ("FFH") during programming.



If a command other than "10H" or "FFH" is input, the Program operation is not performed.



(4) Status Read during Read operation



Figure 23.

The device status can be read out by inputting the Status Read command "70H" in Read mode. Once the device has been set to Status Read mode by a "70H" command, the device will not return to Read mode.

Therefore, Status Read during a Read operation is prohibited.

However, when the Read command "00H" is input during [A], Status mode is reset and then the device returns to Read mode. In this case, data output starts from address N without the need for address input.

#### (5) Suspend command "B0H"

The following issues need to be observed when the device is interrupted by a "BOH" command during block erasing.





The device status changes from Busy to Ready when "B0H" is input. However, the following two cases cannot be distinguished from one another.

- After a "B0H" command input,  $Busy \rightarrow Ready$
- After an Erase operation is completed with a "D0H" command,  $Busy \rightarrow Ready$

Therefore, the device status needs to be checked to see whether or not the "BOH" command has been accepted by issuing a "70H" command after the device goes to Ready.

(a) The device responds as follows when a "D0H" command (Resume) is input instead of "70H".

- "B0H" has been accepted: Erase operation is executed. (The device is Busy.)

- "B0H" has not been accepted. (Erase operation has been completed) : "D0H" command cannot be accepted. (The device is Ready.) The two cases above can be checked by monitoring the  $R/\overline{B}$  signal.

(6) When auto programming fails.



#### (7) Data transfer

The data in page address M cannot be automatically transferred to page address N. If the following sequence is executed, the data will be inverted. (i.e. "1" data will become "0" and "0" will become "1".)



(8) Block Erase after Suspend command "B0H"



A Block Erase command is prohibited when the device has been suspended by the input of a "B0H" command during a Block Erase operation. Only a Program or Read operation is allowed during this Erase Suspend interruption.

#### (9) Interruption of block erasure

After the input of a"B0H" command, neither a Program nor a Read operation is allowed for the block which is currently being erased



Block address A

Interruption of block A is prohibited.

(10)  $R/\overline{B}$ : Termination for the Ready/Busy pin ( $R/\overline{B}$ )

A pull-up resistor must be used for termination because the  $R/\overline{B}$  buffer consists of an open drain circuit.



#### (11) Status after Power On

Although the device is set to Read mode after power-up, the following sequence is needed because all input signals may not be stable at power on.



(12) Power On/Off Sequence:

The  $\overline{WP}$  signal is useful for protecting against data corruption at power on/off. The following timing is necessary:



Figure 29. Power On/Off Sequence

## (13) Set-up for $\overline{WP}$ Signal

The Erase and Program operations are automatically reset when  $\overline{WP}$  goes low. The following conditions must be met:



<u>Erase</u>



### (14) When four address cycles are input

Read operation

Although the device may acquire the fourth address, it is ignored inside the chip.



Internal read operation starts when  $\overline{WE}$  goes high in the third cycle.

Figure 30.

Programming operation



Figure 31.

(15) Number of programming cycle on the same page (Partial Page Program)

A page can be divided into up to 10 segments. Each segment can be programmed individually as shown below.



Note: The input data for unprogrammed or previously programmed page segments must be "1". (i.e. Set all page bytes outside the segment to be programmed to "1".)

(16) Note regarding the  $\overline{\text{RE}}$  Signal

The internal column address counter is incremented synchronously with the  $\overline{\text{RE}}$  clock in Read mode. Therefore, once the device has been set to Read mode by the "00H", "01H" or "50H" command, the internal column address counter is incremented by the  $\overline{\text{RE}}$  clock independent of the timing of the address input. If the  $\overline{\text{RE}}$  clocks are input before address input and the pointer reaches the last column address, an internal read operation (array  $\rightarrow$  register) will occur and the device will be in the Busy state. (Refer to Figure 33)



Figure 33.

Hence the  $\overline{\text{RE}}$  clocks must be inputted after address input.

### (17) Invalid block (bad block)

The device contains unusable blocks. Therefore, the following issues must be recongnized:



Check if the device has any bad blocks after device installation into the system. Do not try to access bad blocks. A bad block does not affect the performance of good blocks becasue it is isolated from the bit line by the select gate.

The number of valid blocks is as follows:

|                           | MIN | TYP | MAX | UNIT  |
|---------------------------|-----|-----|-----|-------|
| Valid (Good) Block Number | 502 | 508 | 512 | Block |

Figure 34.

Figure 36 shows the bad block test flow.

(18) Failure Phenomena for Program and Erase Operations.

The device may fail during program or erase operation.

The following possible failure modes should be considered when implementing a highly reliable system.

| FAILURE MODE |                 | DETECTION AND COUNTERMEASURE SEQUENCE                   |
|--------------|-----------------|---------------------------------------------------------|
| Block        | Erase Failure   | Status Read after Erase $\rightarrow$ Block Replacement |
| Page         | Program Failure | Status Read after Prog. $\rightarrow$ Block Replacement |
| Single Bit*  | Program Failure | (1) Block Verify after Prog. $\rightarrow$ Retry        |
|              | '1' → '0'       | (2) ECC                                                 |

\* : (1) or (2)

- ECC : Error Correcting code  $\rightarrow$  Hamming Code etc. Example : 1 bit correction & 2 bit detection.
- Block Replacement

**Program** 



When an error happens in Block A, try to reprogram the data into another (Block B) by loading from an external buffer. Then, prevent further system accesses to Block A ( by creating a 'bad block' table or an another appropriate scheme.)

### <u>Erase</u>

When an error occurs for an erase operation, prevent future accesses to this bad block (again by creating a table within the system or other appropriate scheme).

### BAD BLOCK TEST FLOW



Figure 36.

### PACKAGE DIMENSIONS

Plastic TSOP

 $TSOP\,\mathbb{II}$ 44/40 - P - 400 - 0.80B

UNITS : mm



